Performance Analysis of 1 bit Full Adder Using GDI Logic

被引:0
|
作者
Mohan, Shoba [1 ]
Rangaswamy, Nakkeeran [1 ]
机构
[1] Pondicherry Univ, Sch Engn & Technol, Dept Elect Engn, Pondicherry, India
关键词
low power; adder; full swing; LOW-POWER; CMOS; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper focuses on the design of 1 bit full adder circuit using Gate Diffusion Input Logic. The proposed adder schematics are developed using DSCH2 CAD tool, and their layouts are generated with Microwind 3 VLSI CAD tool. A 1 bit adder circuits are analyzed using standard CMOS 120nm features with corresponding voltage of 1.2V. The Simulated results of the proposed adder is compared with those of Pass transistor, Transmission Function, and CMOS based adder circuits. The proposed adder dissipates low power and responds faster.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Novel High-Performance CMOS 1 Bit Full-Adder Cell
    Dubey, Amit
    Akashe, Shyam
    Dubey, Sachin
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 312 - 315
  • [32] Performance Optimization of 1-bit Full Adder Cell based on CNTFET Transistor
    Ghabri, Houda
    Ben Issa, Dalenda
    Samet, Hekmet
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2019, 9 (06) : 4933 - 4936
  • [33] Reconfigurable logic for carry-out computing in 1-bit full adder using a single magnetic tunnel junction
    Bae, Gi Yoon
    Hwang, Yechan
    Lee, Sangmin
    Kim, Taewan
    Park, Wanjun
    SOLID-STATE ELECTRONICS, 2019, 154 : 16 - 19
  • [34] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [35] AN IMPLEMENTATION OF 1-BIT LOW POWER FULL ADDER BASED ON MULTIPLEXER AND PASS TRANSISTOR LOGIC
    Parihar, Rajesh
    Tiwari, Nidhi
    Mandloi, Aditya
    Kumar, Binod
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [36] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [37] Low Power 4-Bit Arithmetic Logic Unit Using Full-Swing GDI Technique
    Ahmed, Mahmoud Aymen
    Abdelghany, M. A.
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMPUTER ENGINEERING (ITCE' 2018), 2018, : 193 - 196
  • [38] Performance Study of 12-CNTFET and GDI CNTFET based Full Adder in HSPICE
    Ahmad, Habib Muhammad Nazir
    Islam, Mohammad Shafquatul
    Jameel, Kazi Muhammad
    Ochi, Arman Riaz
    Hafiz, Rakibul
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY RESEARCH (ICAETR), 2014,
  • [39] A reversible full adder using adiabatic superconductor logic
    Yamae, Taiki
    Takeuchi, Naoki
    Yoshikawa, Nobuyuki
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2019, 32 (03):
  • [40] Implementation of Full adder in Multiple valued Logic for Performance Optimization
    Gaidhani, Yashika
    Kalbande, Monica
    Panse, Tejswini
    JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (02) : 1025 - 1033