Low-power content addressable memory (CAM) array for mobile devices

被引:12
|
作者
Mohammad, Khader [1 ]
Qaroush, Aziz [1 ]
Washha, Mahdi [1 ]
Mohammad, Baker [2 ]
机构
[1] Birzeit Univ, Dept Elect & Comp Engn, Ramallah, Palestine
[2] Khalifa Univ, Abu Dhabi, U Arab Emirates
来源
MICROELECTRONICS JOURNAL | 2017年 / 67卷
关键词
Low power; CAM memory; Caches; Content addressable memory; Memory architecture; SOC design; Processors design; CAM cell; Chip; Design; XOR CAM; DESIGN;
D O I
10.1016/j.mejo.2017.07.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Large-capacity content-addressable memory (CAM) is beneficial in a variety of applications that require highspeed lookup table. It is used extensively in low power CPU design, network routers, and cache controllers. Content addressable memory system includes CAM cells that contains a compare-circuit and a memory bit-cell that stores complementary bits. The compare circuit consists of complementary inputs to receive the complementary stored bits, and an input node to receive a single-ended reference bit. The main CAM design challenge is to reduce the power consumption associated with large amount of parallel switching circuitry, without sacrificing speed or density. This paper presents a novel CAM circuit level implementation aiming at reducing the comparator power and the crowbar current. Consequently, the average current consumption during CAM operation is reduced. In addition, the proposed circuit topology eliminates the need to route the complementary data which saves routing resources. Simulation results using 22 nm process technology shows that the elimination of the crowbar current during writing operation saves 40% of power for single bit-cell CAM, while sharing the compare circuitry among 8 bit-cells CAM saves 14% of the power without any performance impact regarding chip area.
引用
收藏
页码:10 / 18
页数:9
相关论文
共 50 条
  • [1] Low-Power Content Addressable Memory
    Sorin, Daniel J.
    COMPUTER, 2018, 51 (03) : 8 - 9
  • [2] A Novel Low-Power Matchline Evaluation Technique for Content Addressable Memory (CAM)
    Mahendra, Telajala Venkata
    Hussain, Sheikh Wasmir
    Mishra, Sandeep
    Dandapat, Anup
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2020, 36 (05) : 1035 - 1053
  • [3] Low-power Ternary Content Addressable Memory (TCAM) Array for Network Applications
    Patwary, Ataur R.
    Geuskens, Bibiche M.
    Lu, Shih-Lien L.
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 322 - 325
  • [4] A low-power adiabatic Content-Addressable Memory
    Zhang, Sheng
    Hu, Jianping
    Zhou, Dong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1031 - 1034
  • [5] A Low-Power Content-Addressable Memory (CAM) using Pipe lined Search Scheme
    Song, Yibo
    Yao, Zheng
    Xiong, Xingguo
    TECHNOLOGICAL DEVELOPMENTS IN NETWORKING, EDUCATION AND AUTOMATION, 2010, : 405 - 410
  • [6] A low-power content-addressable memory (CAM) using pipelined hierarchical search scheme
    Pagiamtzis, K
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1512 - 1519
  • [7] Optimized Large-Capacity Content Addressable Memory (CAM) for Mobile Devices
    Mohammad, Khader
    Tumar, Iyad
    MOBILE DEVICES AND MULTIMEDIA: ENABLING TECHNOLOGIES, ALGORITHMS, AND APPLICATIONS 2015, 2015, 9411
  • [8] Design of low-power Content-Addressable Memory cell
    Cheng, KH
    Wei, CH
    Chen, YW
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1447 - 1450
  • [9] Precharge-Free, Low-Power Content-Addressable Memory
    Zackriya, Mohammed, V
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2614 - 2621
  • [10] Low-power and low-voltage fully parallel content-addressable memory
    Lin, CS
    Chen, KH
    Liu, BD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 373 - 376