Sample Adaptive Offset Filter Hardware Design for HEVC Encoder

被引:0
|
作者
Rediess, Fabiane [1 ]
Conceicao, Ruhan [1 ]
Zatt, Bruno [1 ]
Porto, Marcelo [1 ]
Agostini, Luciano [1 ]
机构
[1] Univ Fed Pelotas, Grp Architectures & Integrated Circuits, 1 Gomes Carneiro ST, Pelotas, Brazil
关键词
Sample Adaptive Offset; HEVC; Hardware Architecture; Video Coding; STANDARD;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a hardware design for the Sample Adaptive Offset filter, which is an innovation brought by the new video coding standard HEVC. The architectures focus on the encoder side and include both classification methods used in SAO, the Band Offset and Edge Offset, and also the statistical calculations for the offset generation. The proposed architectures feature two sample buffers, classification units for both SAO types and the statistical collection unit. The architectures were described in VHDL and synthesized to an Altera Stratix V FPGA. The synthesis results show that the proposed architectures achieve 364MHz and are capable to process 44 QFHD (3840x2160) frames per second using 8,040 ALUTs of the target device hardware resources.
引用
收藏
页码:299 / 302
页数:4
相关论文
共 50 条
  • [41] AN ADAPTIVE QP OFFSET DETERMINATION METHOD FOR HEVC
    Papadopoulos, Miltiadis Alexios
    Zhang, Fan
    Agrafiotis, Dimitris
    Bull, David
    2016 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2016, : 4220 - 4224
  • [42] DOMINANT EDGE DIRECTION BASED FAST PARAMETER ESTIMATION ALGORITHM FOR SAMPLE ADAPTIVE OFFSET IN HEVC
    Joo, Jaehwan
    Choi, Yongseok
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 3749 - 3752
  • [43] Content Adaptive Intra Prediction Algorithm for HEVC Encoder
    Tai, Kuang-Han
    Chen, Mei-Juan
    Li, Xin-Zhi
    JOURNAL OF INTERNET TECHNOLOGY, 2016, 17 (03): : 609 - 618
  • [44] Adaptive PU Mode Estimation Algorithm for HEVC Encoder
    Kim, Dong-Hyeok
    Kim, Yong-Hwan
    Park, Woo-Chool
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE), 2015,
  • [45] Hardware Design of HEVC In-Loop Filter for Ultra-HD Video Encoding
    Park, Seungyong
    Ryoo, Kwangki
    ADVANCED MULTIMEDIA AND UBIQUITOUS ENGINEERING, MUE/FUTURETECH 2018, 2019, 518 : 405 - 409
  • [46] An Efficient Hardware Implementation of Residual Data Binarization in HEVC CABAC Encoder
    Dinh-Lam Tran
    Xuan-Tu Tran
    Duy-Hieu Bui
    Pham, Cong-Kha
    ELECTRONICS, 2020, 9 (04)
  • [47] High-Throughput Hardware Implementation for Motion Estimation in HEVC Encoder
    Medhat, Ahmed
    Shalaby, Ahmed
    Sayed, Mohammed S.
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [48] A Combined Deblocking Filter and SAO Hardware Architecture for HEVC
    Shen, Weiwei
    Fan, Yibo
    Bai, Yufeng
    Huang, Leilei
    Shang, Qing
    Liu, Cong
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1022 - 1033
  • [49] A high throughput hardware architecture for deblocking filter in HEVC
    Kopperundevi, P.
    Prakash, Matcha Surya
    Ahamed, Shaik Rafi
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2022, 100
  • [50] An efficient hardware architecture for interpolation filter of HEVC decoder
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,