共 50 条
- [1] Implementation of a High Speed Multiplier desired for High-Performance Applications Using Kogge Stone Adder 2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 320 - 323
- [2] Design and Implementation of Complex Multiplier with Low Power and High Speed 2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
- [3] Low Power & High Performance Implementation of Multiplier Architectures PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1989 - 1992
- [4] Design and Implementation of Low Power and High Performance Vedic Multiplier 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605
- [5] Low power, high speed approximate multiplier for error resilient applications Integration, 2022, 84 : 37 - 46
- [7] A High-Performance Low-Power Barrett Modular Multiplier for Cryptosystems 2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
- [9] Implementation of Efficient Multiplier for High Speed Applications Using FPGA PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
- [10] Approximate radix-8 Booth multiplier for low power and high speed applications MICROELECTRONICS JOURNAL, 2020, 101 (101):