Implementation of A High Speed Multiplier for High-Performance and Low Power Applications

被引:0
|
作者
Kumar, G. Ganesh [1 ]
Sahoo, Subhendu K. [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Hyderabad Campus, Pilani 500078, Rajasthan, India
关键词
Vedic multiplier; carry save array; power-delay product; carry-select adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance of multiplication in terms of speed and power is crucial for most of the Digital Signal Processing (DSP) applications. Many researchers have come up with various multipliers such as array, Booth, carry save, Wallace tree and modified Booth multipliers. However, for the present day applications Vedic multipliers based on Vedic Mathematics are presently under focus due to their high speed and low power consumption. In this paper, we propose a design of 8 and 16-bit multipliers using fast adders (carry save adder, BrentKung adder and carry-select adder) to minimize the powerdelay product of multipliers intended for high-performance and low-power applications. Implementation results demonstrate that the proposed Vedic multipliers with fast adders really achieve significant improvement in delay, and power-delay product when compared with the conventional multipliers.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Implementation of a High Speed Multiplier desired for High-Performance Applications Using Kogge Stone Adder
    Nikhil, S.
    Lakshmi, P. Vijaya
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 320 - 323
  • [2] Design and Implementation of Complex Multiplier with Low Power and High Speed
    Duy Manh Thi Nguyen
    Pham Minh Man Nguyen
    Hieu-Truong Ngo
    Minh-Son Nguyen
    2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
  • [3] Low Power & High Performance Implementation of Multiplier Architectures
    Verma, Gaurav
    Shekhar, Sushant
    Srivastava, Oorja M.
    Maheshwari, Shikhar
    Virdi, Sukhbani Kaur
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1989 - 1992
  • [4] Design and Implementation of Low Power and High Performance Vedic Multiplier
    Raju, R.
    Veerakumar, S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 601 - 605
  • [5] Low power, high speed approximate multiplier for error resilient applications
    Skandha Deepsita, S.
    Noor Mahammad, S.K.
    Integration, 2022, 84 : 37 - 46
  • [6] Low power, high speed approximate multiplier for error resilient applications
    Deepsita, Skandha S.
    Sk, Noor Mahammad
    INTEGRATION-THE VLSI JOURNAL, 2022, 84 : 37 - 46
  • [7] A High-Performance Low-Power Barrett Modular Multiplier for Cryptosystems
    Zhang, Bo
    Cheng, Zeming
    Pedram, Massoud
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
  • [8] High-performance low-power approximate Wallace tree multiplier
    Abed, Sa'ed
    Khalil, Yasser
    Modhaffar, Mahdi
    Ahmad, Imtiaz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2334 - 2348
  • [9] Implementation of Efficient Multiplier for High Speed Applications Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
  • [10] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):