Implementation of A High Speed Multiplier for High-Performance and Low Power Applications

被引:0
|
作者
Kumar, G. Ganesh [1 ]
Sahoo, Subhendu K. [1 ]
机构
[1] BITS Pilani, Dept Elect & Elect Engn, Hyderabad Campus, Pilani 500078, Rajasthan, India
关键词
Vedic multiplier; carry save array; power-delay product; carry-select adder;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance of multiplication in terms of speed and power is crucial for most of the Digital Signal Processing (DSP) applications. Many researchers have come up with various multipliers such as array, Booth, carry save, Wallace tree and modified Booth multipliers. However, for the present day applications Vedic multipliers based on Vedic Mathematics are presently under focus due to their high speed and low power consumption. In this paper, we propose a design of 8 and 16-bit multipliers using fast adders (carry save adder, BrentKung adder and carry-select adder) to minimize the powerdelay product of multipliers intended for high-performance and low-power applications. Implementation results demonstrate that the proposed Vedic multipliers with fast adders really achieve significant improvement in delay, and power-delay product when compared with the conventional multipliers.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A low power high speed accumulator for DDFS applications
    Chappell, M
    McEwan, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 797 - 800
  • [42] Low-Cost and High-Performance 8 × 8 Booth Multiplier
    Naga Venkata Vijaya Krishna Boppana
    Jeevani Kommareddy
    Saiyu Ren
    Circuits, Systems, and Signal Processing, 2019, 38 : 4357 - 4368
  • [43] High-Performance Implementation of Power Components on FPGA Platform
    Amin Jarrah
    Zaid Sari Haymoor
    Hussein M. K. Al-Masri
    Abedalmuhdi Almomany
    Journal of Electrical Engineering & Technology, 2022, 17 : 1555 - 1571
  • [44] High-Performance Implementation of Power Components on FPGA Platform
    Jarrah, Amin
    Haymoor, Zaid Sari
    Al-Masri, Hussein M. K.
    Almomany, Abedalmuhdi
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2022, 17 (03) : 1555 - 1571
  • [45] MULTIPLIER-ACCUMULATORS HAVE HIGH-SPEED AT LOW-POWER
    不详
    ELECTRONIC PRODUCTS MAGAZINE, 1985, 28 (06): : 31 - 32
  • [46] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [47] High-performance low-power smart antenna for smart world applications
    Lysko, Albert A.
    Mofolo, Mofolo
    2014 6TH INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS AND WORKSHOPS (ICUMT), 2014, : 480 - 484
  • [48] Vertically integrated SOI circuits for low-power and high-performance applications
    Wei, LQ
    Zhang, RT
    Roy, K
    Chen, ZP
    Janes, DB
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 351 - 362
  • [49] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    Datta, S
    Doczy, M
    Doyle, B
    Jin, J
    Kavalieros, J
    Majumdar, A
    Metz, M
    Radosavljevic, M
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) : 153 - 158
  • [50] Low Power, High Speed Error Tolerant Multiplier Using Approximate Adders
    Reddy, Manikantta K.
    Kumar, Nithin Y. B.
    Sharma, Dheeraj
    Vasantha, M. H.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,