A high speed and efficient architecture of VLD for AVS HD video decoder

被引:0
|
作者
Liu, Yutong [1 ]
Yang, Zhenqiang [1 ]
Jia, Huizhu [1 ]
Xie, Don [1 ]
机构
[1] Peking Univ, Natl Engn Lab Video Technol, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a high speed and efficient architecture of Variable Length Decoder for AVS video standard targeted for all-hardware implementation. Besides the regular operations of decoding Fixed Length Code, unsigned or signed k-th Exp-Golomb Code and 2D Variable Length Code, the proposed design provides other functions such as de-stuffing or pre-fetching the Bitstream. It can perform decoding syntax elements of sequence, frame, slice, and macro block. The complete architecture has been described in Verilog HDL, simulated with Modelsim SE 6.3c simulator, implemented using FPGA of Xinlinx Vertex5 VLX330. Without any strict constraint, the design can achieve a working frequency at 190 MHz after synthesis with Synplify_pro9.4, and the critical path is less than 6.5ns after place & route. The throughput of the design is 1 codeword per clock. In all, the architecture fully meets the demands of AVS HD decoder. It can support real-time decoding for 1080P @ 30 frame/s or 1080i @ 60 field/s videos. Inevitably, the cost for such a high speed design is consuming more hardware resources. Report of Place & Route shows about 9.1K LUTs (4% of the total LUTs in FPGA chip) are consumed by our design. Although the VLD architecture was originally designed for AVS video standard, the idea of the design can be easily adapted to other video standards.
引用
收藏
页码:377 / 380
页数:4
相关论文
共 50 条
  • [21] A cost-effective VLSI architecture of VLD for MPEG-2 and AVS
    Qu, Yanmei
    Li, Yu
    He, Yun
    Mei, Shunliang
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1619 - 1622
  • [22] Video encoder/decoder architecture for consumer-use HD-DVCRs
    Yonsei Univ, Seoul, Korea, Republic of
    [J]. IEEE Trans Consum Electron, 3 (352-359):
  • [23] A video encoder/decoder architecture for consumer-use HD-DVCRs
    An, SJ
    Oh, HC
    Lee, TY
    Lee, YH
    Lee, YS
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1997, 43 (03) : 352 - 359
  • [24] A video encoder/decoder architecture for consumer-use HD-DVCRs
    An, SJ
    Oh, HC
    Lee, TY
    Lee, YH
    Kim, JS
    Lee, YS
    [J]. INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1997 DIGEST OF TECHNICAL PAPERS, 1997, : 54 - 55
  • [25] An efficient VLSI architecture for rate disdortion optimization in AVS video encoder
    Yin, Hai Bing
    Lou, Xi Zhong
    Xia, Zhe Lei
    Gao, Wen
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2805 - +
  • [26] Real-Time Area Efficient and High Speed Architecture Design of Viterbi Decoder
    Middya, Amitava
    Dhar, Anindya S.
    [J]. PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 246 - 250
  • [27] An Efficient VLSI Architecture and Implementation of Motion Compensation for Video Decoder
    Cao, Chao
    Yu, Li-zhen
    Zhang, Yanjun
    [J]. COMMUNICATIONS AND INFORMATION PROCESSING, PT 2, 2012, 289 : 556 - +
  • [28] AVS VIDEO DECODER ON MULTICORE SYSTEMS: OPTIMIZATIONS AND TRADEOFFS
    Krommydas, Konstantinos
    Antonopoulos, Christos D.
    Bellas, Nikolaos
    Feng, Wu-chun
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [29] Functional Verification Based on FPGA for AVS Video Decoder
    FU Fang-fang
    [J]. Semiconductor Photonics and Technology, 2009, 15 (04) : 219 - 224
  • [30] AN AVS/H.264 DUAL MODE VIDEO DECODER TARGETED AT HIGH DEFINITION VIDEO APPLICATIONS
    Chien, Cheng-An
    Yang, Yao-Chang
    Yang, Feng-Ming
    Chen, Jia-Wai
    Chang, Hsiu-Cheng
    Guo, Jiun-In
    [J]. 2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 285 - 288