Formal Verification and Validation of DEVS Simulation Models

被引:0
|
作者
Olamide, Soremekun Ezekiel [1 ]
Kaba, Traore Mamadou [2 ]
机构
[1] African Univ Sci & Technol, Abuja, Nigeria
[2] Univ Blaise Pascal, LIMOS, CNRS UMR 6158, Clermont Ferrand 2, France
来源
AFRICON, 2013 | 2013年
关键词
DEVS; DDML; Formal Methods; Model Verification and Validation; Model-; Refinement; GSM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a model-based verification technique built on selective and pragmatic use of formal methods, by using simplified model checking tools that focus on error detection rather than formalized proofs. This framework is to check and confirm that the trajectories and events of DEVS-Driven Modeling Language (DDML) simulation models and that of the real system agree in order to achieve replicative, predictive and structural validity through the lightweight application of formal methods. This is to reduce and ease the Simulation model verification efforts while increasing the coverage of the process, in order to verify the transformational accuracy of the model development process, increase confidence in the simulation model and allow for performance evaluation of simulation models. This framework provides a model refinement iterative procedure that helps to enhance the DEVS Simulation Model, correct errors or adapt to changing contextual requirements. This refinement procedure is applicable to evolutionary software development and systems requiring rapid prototyping, in order to meet up with changing requirements of such systems with the aid of iterative refinement. Furthermore, we present a case study example of a GSM telecommunication system to reveal the ability of this framework to not only formally verify system but also refine their models.
引用
收藏
页码:1189 / 1194
页数:6
相关论文
共 50 条
  • [41] Validation of Service Blueprint Models by Means of Formal Simulation Techniques
    Estanol, Montserrat
    Marcos, Esperanza
    Oriol, Xavier
    Perez, Francisco J.
    Teniente, Ernest
    Vara, Juan M.
    [J]. SERVICE-ORIENTED COMPUTING, ICSOC 2017, 2017, 10601 : 80 - 95
  • [42] Formal verification: A replacement for simulation?
    Corman, T
    [J]. ELECTRONIC DESIGN, 1995, 43 (26) : 48 - 48
  • [43] A Method for Improving the Verification and Validation of Systems by the Combined Use of Simulation and Formal Methods
    Yacoub, Aznam
    Hamri, Maamar
    Frydman, Claudia
    [J]. 2014 IEEE/ACM 18TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2014), 2014, : 155 - 162
  • [44] Distributed simulation of DEVS and Cell-DEVS models using the RISE middleware
    Al-Zoubi, Khaldoon
    Wainer, Gabriel
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2015, 55 : 27 - 45
  • [45] Decentralized Approach for Efficient Simulation of Devs Models
    Franceschini, Romain
    Bisgambiglia, Paul-Antoine
    [J]. ADVANCES IN PRODUCTION MANAGEMENT SYSTEMS: INNOVATIVE AND KNOWLEDGE-BASED PRODUCTION MANAGEMENT IN A GLOBAL-LOCAL WORLD, APMS 2014, PT III, 2014, 440 : 336 - 343
  • [46] A family of simulation criteria to guide DEVS models validation rigorously, systematically and semi-automatically
    Hollmann, Diego A.
    Cristia, Maximiliano
    Frydman, Claudia
    [J]. SIMULATION MODELLING PRACTICE AND THEORY, 2014, 49 : 1 - 26
  • [47] Verification and validation guidelines for object-oriented simulation models
    Yilmaz, L
    [J]. PROCEEDINGS OF THE 1998 SUMMER COMPUTER SIMULATION CONFERENCE: SIMULATION AND MODELING TECHNOLOGY FOR THE TWENTY-FIRST CENTURY, 1998, : 645 - 650
  • [48] A Performance Evaluation of the Conservative DEVS Protocol in Parallel Simulation of DEVS-based Models
    Jafer, Shafagh
    Wainer, Gabriel
    [J]. THEORY OF MODELING & SIMULATION: DEVS INTEGRATIVE M&S SYMPOSIUM 2011 (TMS-DEVS 2011) - 2011 SPRING SIMULATION, 2011, 43 (01): : 103 - 110
  • [49] A Formal Framework for Verification and Validation of External Behavioral Models of Embedded Systems through Use Case Models
    Sastry, J. K. R.
    Chandra, Prakash, V
    Reddy, L. S. S.
    [J]. PROCEEDINGS OF THE 2009 FOURTH INTERNATIONAL CONFERENCE ON EMBEDDED AND MULTIMEDIA COMPUTING, 2009, : 222 - 229
  • [50] Formal verification and validation of interactive systems specifications -: From informal specifications to formal validation
    Aït-Ameur, Y
    Breholée, B
    Girard, P
    Guittet, L
    Jambon, F
    [J]. HUMAN ERROR, SAFETY AND SYSTEMS DEVELOPMENT, 2004, 152 : 61 - 76