A low leakage substrate bias-assisted technique for low voltage dual bit-line SRAM

被引:0
|
作者
Pandey, Sujata [1 ]
Kumar, Saket [1 ]
Bhatnagar, Vipul [1 ]
Sharma, Richa [1 ]
basha, D. Baba [2 ]
Dhiman, Preeti [3 ]
机构
[1] Amity Univ Uttar Pradesh, ASET, Noida, India
[2] Majmaah Univ, Coll Comp & informat Sci, Al Majmaah 11952, Saudi Arabia
[3] Galgotias Coll Engn & Technol, Greater Noida, India
关键词
Current sense amplifier; Reduced delay; Leakage; Low voltage SRAM; CURRENT SENSE AMPLIFIER; LOW-POWER; 9T SRAM; CELL;
D O I
10.1016/j.compeleceng.2022.108216
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new current conveyor for Static Random Access Memory current sense amplifier is proposed for dual read bit-line cells. The first stage of sense amplifier is current conveyor that turns to a latch with substrate bias assistance, also reduces leakage during no sense period. Regenerative action is improved for faster latching action and operation at lower supply voltages. Simulation is per-formed using TSMC 65 nm, BSIM level 54 and results compared with the earlier suggested current sensing schemes. The proposed circuit consumes average power of 6.54 mu W for typical capacitance of 100fF bit-line and data-line capacitance and maximum power of 8.07 mu W at bit line capacitance as high as 200fF. Leakage current when sense amplifier is disabled, is only 80.4fA which is 2 x 10(-5) x the latch-type circuit. The proposed circuit offers improved current sensitivity by 56% than the earlier suggested schemes and latching action at 0.2 V supply ensuring subthreshold SRAM operation. The delay of proposed circuit is just 12% of the conventional latch type circuit. Higher sensitivity of the proposed circuit ensures small memory cell size while maintaining basic stability and reliability. The proposed circuit was simulated for various memory sizes and 1 GHz clock frequency and exhibits reduced supply voltage operation, average power consumption, leakage power dissipation, immunity to temperature variation and memory size when compared with the earlier suggested sensing schemes.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Increasing Static Noise Margin of Single-bit-line SRAM by Lowering Bit-line Voltage during Reading
    Nakata, Shunji
    Suzuki, Hirotsugu
    Makino, Hiroshi
    Mutoh, Shin'ichiro
    Miyama, Masayuki
    Matsuda, Yoshio
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [22] A Near-Threshold SRAM Design With Transient Negative Bit-Line Voltage Scheme
    Jiang, Chengzhi
    Ye, Zuochang
    Wang, Yan
    [J]. PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 71 - 74
  • [23] Characterizing the Capacitive Crosstalk in SRAM Cells Using Negative Bit-Line Voltage Stress
    Bae, Jongsun
    Baeg, Sanghyeon
    Park, Sungju
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2012, 61 (12) : 3259 - 3272
  • [25] Sensing Voltage Compensation Circuit for Low-Power DRAM Bit-Line Sense Amplifier
    Kim, Suk Min
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 172 - 175
  • [26] Offset-Compensated Cross-Coupled PFET Bit-Line Conditioning and Selective Negative Bit-Line Write Assist for High-Density Low-Power SRAM
    Jeong, Hanwool
    Kim, Taewon
    Yang, Younghwi
    Song, Taejoong
    Kim, Gyuhong
    Won, Hyo-Sig
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (04) : 1062 - 1070
  • [27] Design of Low Leakage SRAM Bit-Cell and Array
    Ranganath, Shashank
    Bhat, Shankaranarayana M.
    Fernandes, Alden C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 5 - 8
  • [28] A Leakage Compensation Design for Low Supply Voltage SRAM
    Wang, Chua-Chin
    Wang, Deng-Shain
    Liao, Chiang-Hsiang
    Chen, Sih-Yu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1761 - 1769
  • [29] Low-leakage SRAM design with dual transistors
    Amelifard, Behnam
    Fallah, Farzan
    Pedram, Massoud
    [J]. ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 729 - +
  • [30] Design of an offset-tolerant voltage sense amplifier bit-line sensing circuit for SRAM memories
    Licciardo, G. D.
    Cappetta, C.
    Di Benedetto, L.
    Rubino, A.
    [J]. ELECTRONICS LETTERS, 2016, 52 (16) : 1372 - 1373