Design and implementation of unified hardware for 128-bit block ciphers ARIA and AES

被引:6
|
作者
Koo, Bonseok [1 ]
Ryu, Gwonho [1 ]
Chang, Taejoo [1 ]
Lee, Sangjin [2 ]
机构
[1] Attached Inst ETRI, Network & Communicat Security Div, Taejon, South Korea
[2] Korea Univ, Ctr Informat Security Technol, Seoul 136701, South Korea
关键词
ARIA; AES; hardware architecture; resource sharing;
D O I
10.4218/etrij.07.0207.0077
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ARIA and the Advanced Encryption Standard (AES) are next generation standard block cipher algorithms of Korea and the US, respectively This letter presents an area-efficient unified hardware architecture of ARIA and AES. Both algorithms have 128-bit substitution permutation network (SPN) structures, and their substitution and permutation layers could be efficiently merged. Therefore, we propose a 128-bit processor architecture with resource sharing, which is capable of processing ARIA and AES. This is the first architecture which supports both algorithms. Furthermore, it requires only 19,056 logic gates and encrypts data at 720 Mbps and 1,047 Mbps for ARIA and AES, respectively.
引用
收藏
页码:820 / 822
页数:3
相关论文
共 50 条
  • [21] Implementation of RSA 2048-bit and AES 128-bit for Secure E-Learning Web-based Application
    Baihaqi, Ahmad
    Briliyant, Obrina Candra
    2017 11TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATION SYSTEMS SERVICES AND APPLICATIONS (TSSA), 2017,
  • [22] Hardware Design of Combinational 128-bit Camellia Symmetric Cipher using 0.18μm Technology
    Sak, Chawalit Udom
    Naziri, Siti Zarina Md
    Ismail, Rizalafande Che
    Isa, Mohd Nazrin Md
    Hussin, Razaidi
    2022 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2022), 2022, : 101 - 104
  • [23] Concurrent error detection of fault-based side-channel cryptanalysis of 128-bit symmetric block ciphers
    Karri, R
    Wu, KJ
    Mishra, P
    Kim, Y
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 579 - +
  • [24] Enhancing Data Security using Obfuscated 128-bit AES Algorithm - An Active Hardware Obfuscation Approach at RTL Level
    Chhabra, Surbhi
    Lata, Kusum
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 401 - 406
  • [25] Implementation of 128-bit Radix-4 Booth Multiplier
    Rooban, S.
    Nagesh, M.
    Prasanna, M. V. S. L.
    Rayudu, K.
    Sai, G. Dheeraj
    2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
  • [26] E2 - a new 128-bit block cipher
    Kanda, M.
    Moriai, S.
    Aoki, K.
    Ueda, H.
    Takashima, Y.
    Ohta, K.
    Matsumoto, T.
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2000, E83-A (01) : 48 - 59
  • [27] WARP : Revisiting GFN for Lightweight 128-Bit Block Cipher
    Banik, Subhadeep
    Bao, Zhenzhen
    Isobe, Takanori
    Kubo, Hiroyasu
    Liu, Fukang
    Minematsu, Kazuhiko
    Sakamoto, Kosei
    Shibata, Nao
    Shigeri, Maki
    SELECTED AREAS IN CRYPTOGRAPHY, 2021, 12804 : 535 - 564
  • [28] E2 -: A new 128-bit block cipher
    Kanda, M
    Moriai, S
    Aoki, K
    Ueda, H
    Takashima, Y
    Ohta, K
    Matsumoto, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (01): : 48 - 59
  • [29] LEA: A 128-Bit Block Cipher for Fast Encryption on Common Processors
    Hong, Deukjo
    Lee, Jung-Keun
    Kim, Dong-Chan
    Kwon, Daesung
    Ryu, Kwon Ho
    Lee, Dong-Geon
    INFORMATION SECURITY APPLICATIONS, WISA 2013, 2014, 8267 : 3 - 27
  • [30] An efficient single unit T-box/T-1-box implementation for 128-bit AES on FPGA
    Kundi, Dur-e-Shahwar
    Aziz, Arshad
    Kazmi, Majida
    SECURITY AND COMMUNICATION NETWORKS, 2015, 8 (09) : 1725 - 1731