Design and implementation of unified hardware for 128-bit block ciphers ARIA and AES

被引:6
|
作者
Koo, Bonseok [1 ]
Ryu, Gwonho [1 ]
Chang, Taejoo [1 ]
Lee, Sangjin [2 ]
机构
[1] Attached Inst ETRI, Network & Communicat Security Div, Taejon, South Korea
[2] Korea Univ, Ctr Informat Security Technol, Seoul 136701, South Korea
关键词
ARIA; AES; hardware architecture; resource sharing;
D O I
10.4218/etrij.07.0207.0077
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ARIA and the Advanced Encryption Standard (AES) are next generation standard block cipher algorithms of Korea and the US, respectively This letter presents an area-efficient unified hardware architecture of ARIA and AES. Both algorithms have 128-bit substitution permutation network (SPN) structures, and their substitution and permutation layers could be efficiently merged. Therefore, we propose a 128-bit processor architecture with resource sharing, which is capable of processing ARIA and AES. This is the first architecture which supports both algorithms. Furthermore, it requires only 19,056 logic gates and encrypts data at 720 Mbps and 1,047 Mbps for ARIA and AES, respectively.
引用
收藏
页码:820 / 822
页数:3
相关论文
共 50 条
  • [41] A compact piplined hardware implementation of the AES-128 cipher
    Nedjah, Nadia
    de Macedo Mourelle, Luiza
    Cardoso, Marco Paulo
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 216 - +
  • [42] HDL Implementation of 128-Bit Fused Multiply Add Unit For Multi Mode SoC
    Mahendra, Ms. Mithilesh
    Kakde, Sandeep
    Somulu, G.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [43] Improved Power Side Channel Attack Resistance of a 128-bit AES Engine with Random Fast Voltage Dithering
    Singh, Arvind
    Kar, Monodeep
    Mathew, Sanu
    Rajan, Anand
    De, Vivek
    Mukhopadhyay, Saibal
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 51 - 54
  • [44] Low-cost design of stealthy hardware trojan for bit-level fault attacks on block ciphers
    Zhang, Fan
    Zhao, Xinjie
    He, Wei
    Bhasin, Shivam
    Guo, Shize
    SCIENCE CHINA-INFORMATION SCIENCES, 2017, 60 (04)
  • [45] Low-cost design of stealthy hardware trojan for bit-level fault attacks on block ciphers
    Fan ZHANG
    Xinjie ZHAO
    Wei HE
    Shivam BHASIN
    Shize GUO
    Science China(Information Sciences), 2017, 60 (04) : 235 - 237
  • [46] A High Performance, Low Energy, Compact Masked 128-Bit AES in 22nm CMOS Technology
    Chou, Yuan-Hsi
    Lu, Shih-Lien L.
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
  • [47] Efficient and flexible hardware structures of the 128 bit CLEFIA block cipher
    Rashidi, Bahram
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (02): : 69 - 79
  • [48] Hardware design and modeling of lightweight block ciphers for secure communications
    Mohd, Bassam Jamil
    Hayajneh, Thaier
    Youseff, Khalil M. Ahmad
    Abu Khalaf, Zaid
    Bhuiyan, Md Zakirul Alam
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2018, 83 : 510 - 521
  • [49] Supporting Symmetric 128-bit AES in Networked Embedded Systems: An Elliptic Curve Key Establishment Protocol-on-Chip
    Duraisamy, Roshan
    Salcic, Zoran
    Strangio, Maurizio Adriano
    Morales-Sandoval, Miguel
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2007, (01)
  • [50] Design space extension for secure implementation of block ciphers
    Agosta, Giovanni
    Barenghi, Alessandro
    Maggi, Massimo
    Pelosi, Gerardo
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (06): : 256 - 263