A Novel Single Ended 8T SRAM with Improved Noise Margins and Stability

被引:0
|
作者
Narayan, Jay [1 ]
Sharma, R. K. [1 ]
机构
[1] NIT Kurukshetra, Sch VLSI & Embedded Syst, Kurukshetra, Haryana, India
关键词
Single Ended (SE); SRAM; SNM; RNM; WNM; HNM; CELL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Improving the Noise Margin is one of the important challenges in every state of the art SRAM design. Due to the process variations like threshold voltage variations, supply voltage variations etc. in scaled technologies, stable operation of the bit cell is critical to obtain with high yield in low-voltage SRAM. Proposed design enhanced the read stability by using Buffered Read scheme which decouples SRAM cell nodes from the bit-line. It also improves the write ability by dynamic mechanism of cutting off the feedback loop of the inverter pair. Proposed 8T SRAM cell uses a single bit-line scheme to perform the write and read operation. This reduces half of the power dissipation during pre-charging or discharging bit-line as compared to conventional 6T SRAM cell. The simulation results show that the SE 8T SRAM cell achieves 6.5 x Read noise margin, 1.7 x Write-1 ability, and 1.11 x Write-0 ability as compared with conventional 6T SRAM Cell at 0.9V. Read power dissipation and Static power dissipation have also been reduced.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Differential-read symmetrical 8T SRAM bit-cell with enhanced data stability
    Chung, Y.
    Lee, D. -Y.
    [J]. ELECTRONICS LETTERS, 2010, 46 (18) : 1258 - U35
  • [42] Ultra-Low Power High Stability 8T SRAM for Application in Object Tracking System
    Singh, Pooran
    Vishvakarma, Santosh Kumar
    [J]. IEEE ACCESS, 2018, 6 : 2279 - 2290
  • [43] Ultra8T: A sub-threshold 8T SRAM with leakage detection
    Shen, Shan
    Xu, Hao
    Zhou, Yongliang
    Ling, Ming
    Yu, Wenjian
    [J]. INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [44] Dynamic Stability and Noise Margins of SRAM Arrays in Nanoscaled Technologies
    Teman, Adam
    [J]. 2014 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2014,
  • [45] COMPARATIVE STUDY ON 8T SRAM WITH DIFFERENT TYPE OF SENSE AMPLIFIER
    Hassan, Siti Lailatul Mohd
    Dayah, Idalailah
    Halim, Ili Shairah Abdul
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 321 - 324
  • [46] Hardware Efficient Transposable 8T SRAM for Orthogonal Data Access
    Chon, Dain
    Choi, Woong
    [J]. IEEE ACCESS, 2024, 12 : 981 - 992
  • [47] A Differential Single-Port 8T SRAM Bitcell for Variability Tolerance and Low Voltage Operation
    Ataei, Samira
    Stine, James E.
    [J]. 2015 SIXTH INTERNATIONAL GREEN COMPUTING CONFERENCE AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2015,
  • [48] Area Optimization in 8T SRAM Cell for Low Power Consumption
    Sarker, M. S. Z.
    Hossain, Mokammel
    Hossain, Nozmul
    Rasheduzzaman, Md
    Islam, Md. Ashraful
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONIC ENGINEERING (ICEEE), 2015, : 117 - 120
  • [49] Tunable Replica Bits for Dynamic Variation Tolerance in 8T SRAM
    Raychowdhury, Arijit
    Geuskens, Bibiche
    Bowman, Keith
    Tschanz, James
    Lu, Shih-Lien
    Karnik, Tanay
    Khellah, Muhammad
    De, Vivek
    [J]. 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 39 - 40
  • [50] A highly reliable radiation hardened 8T SRAM cell design
    Lv, Yinghuan
    Wang, Qing
    Ge, Hao
    Xie, Tiantian
    Chen, Jing
    [J]. MICROELECTRONICS RELIABILITY, 2021, 125