VLSI design and Comparative Analysis of Memory BIST controllers

被引:0
|
作者
Joseph, Elsa P. [1 ]
Antony, Rony P. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Memory Built In Self Test architecture; MARCH algorithms; Fault modeling; STUCK-AT; FAULTS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In modern SoCs, embedded memories occupy the largest part of the chip area and include an even larger amount of active devices. As memories are designed very dense to the limits of the technology they might be caused of failures. In addition, defect types are becoming more complex and diverse and may escape detection during testing. The memory test methods should evolve to cover these defects corresponding to the target fabrication process and memory design. Built-in Self-Test (BIST) technique is a promising method for different types of test problems. In the memory BIST (MBIST) technology, there is a dedicated BIST controller which is used to implement a specific memory test algorithm when the chip under test (CUT) is in test mode. Implementation and performance comparison of three types of memory BIST architectures were done in this paper. Out of these, two types of MBIST are common but poor performance. By considering the performance parameters in terms of area and speed, a new type has been introduced. The implememtations are carried out by using Verilog hardware description language and Xilinx ISE 8.2i.
引用
收藏
页码:272 / 276
页数:5
相关论文
共 50 条
  • [1] A Comparative Analysis and Design of Controllers for Autonomous Bicycles
    Persson, Niklas
    Andersson, Tom
    Fattouh, Anas
    Ekstrom, Martin C.
    Papadopoulos, Alessandro, V
    2021 EUROPEAN CONTROL CONFERENCE (ECC), 2021, : 1570 - 1576
  • [2] Practical design techniques for memory BIST
    Burgess, I
    Young, G
    Jahangiri, J
    ELECTRONIC DESIGN, 1997, 45 (10) : 106 - &
  • [3] Analyzing the Impact of Fault-tolerant BIST for VLSI Design
    Daasch, W. Robert
    Jain, Saurabh
    Armbrust, David
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 152 - 160
  • [4] Grouping and Placement of Memory BIST Controllers for Test Application Time Minimization
    Yeh, Chang-Han
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [5] An automatic validation methodology for logic BIST in high performance VLSI design
    Cogswell, M
    Pearl, D
    Sage, J
    Troidl, A
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 473 - 478
  • [6] A BIST Logic Design for MarchS3C Memory Test BIST Implementation
    Cascaval, Petru
    Silion, Radu
    Cascaval, Doina
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2009, 12 (04): : 440 - 454
  • [7] Inclusion-exclusion principle in the design of a BIST unit for LSI and VLSI circuits
    Kobyak I.P.
    Russian Microelectronics, 2006, 35 (2) : 116 - 126
  • [8] MEMORY CONTROLLER-DESIGN IN VLSI
    SCHUMACHER, N
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : A38 - A42
  • [9] VLSI MEMORY ACCESS CONTROLLERS SUPPORT 32-BIT PROCESSORS
    HINDIN, HJ
    COMPUTER DESIGN, 1984, 23 (10): : 32 - &
  • [10] Design and Comparative Analysis of Fractional Order Controllers for CUK Converters
    Hanif, Omar
    Rayeen, Zeeshan
    Tiwari, Shipra
    2018 IEEE 8TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2018,