An efficient MV prediction VLSI architecture for H.264 video decoder

被引:3
|
作者
Yin, HaiBing
Zhang, DongPing
Wang, XiuMin
Xia, ZheLei
机构
关键词
D O I
10.1109/ICALIP.2008.4590076
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Variable block sizes, complex spatial motion vector prediction, particular skip and direct temporal AN prediction contribute to superior performance of H.264 standard. However, high irregularity of its AN prediction algorithm also makes efficient hardware implementation challenging. In this paper, an efficient VLSI architecture is proposed for irregular AN prediction implementation. Complex control logic is simplified by regularly lookuping control parameters in a predefined table. The parameters of the current AM and neighboring blocks are also initialized and updated regularly. Pipeline and parallelism are jointly employed in the proposed architecture to shorten the processing time and minimize hardware consumption. Moreover, highly regular architecture also simplifies the function verification considerably. Simulation results verify the effectiveness of the proposed design.
引用
收藏
页码:423 / 428
页数:6
相关论文
共 50 条
  • [21] VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding
    Chen Guanghua
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 422 - +
  • [22] A low-power VLSI architecture for intra prediction in H.264
    Stamoulis, G
    Koziri, M
    Katsavounidis, I
    Bellas, N
    ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 633 - 640
  • [23] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    Ruiz, G. A.
    Michell, J. A.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 443 - 457
  • [24] Design of variable length decoder for H.264 video decoder
    2005, Shanghai Computer Society, Shanghai, China (31):
  • [25] An Efficient VLSI Architecture of Fractional Motion Estimation in H.264 for HDTV
    G. A. Ruiz
    J. A. Michell
    Journal of Signal Processing Systems, 2011, 62 : 443 - 457
  • [26] A Parallel Intra Prediction Architecture for H.264 Video Decoding
    Wang, Xi
    Cui, Xiaoxin
    Yu, Dunshan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 859 - 862
  • [27] Efficient deblocking filter architecture for H.264 video coders
    Lin, Heng-Yao
    Yang, Jwu-Jin
    Liu, Bin-Da
    Yang, Jar-Ferr
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2617 - +
  • [28] Power-efficient VLSI implementation of BitStream parsing in H.264/AVC decoder
    Xu, Ke
    Choy, Chiu-Sing
    Chan, Cheong-Fat
    Pun, Kong-Pong
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5339 - +
  • [29] An efficient CAVLD algorithm for H.264 decoder
    Tsai, Tsun-Han
    Fang, De-Lung
    2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 127 - 128
  • [30] A H.264 video decoder with scheme of efficient bandwidth optimization for motion compensation
    Le, Yu
    Li, Hui
    Huang, Kai
    Leng, YongChun
    Zheng, ZhiHua
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 531 - 534