An efficient MV prediction VLSI architecture for H.264 video decoder

被引:3
|
作者
Yin, HaiBing
Zhang, DongPing
Wang, XiuMin
Xia, ZheLei
机构
关键词
D O I
10.1109/ICALIP.2008.4590076
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Variable block sizes, complex spatial motion vector prediction, particular skip and direct temporal AN prediction contribute to superior performance of H.264 standard. However, high irregularity of its AN prediction algorithm also makes efficient hardware implementation challenging. In this paper, an efficient VLSI architecture is proposed for irregular AN prediction implementation. Complex control logic is simplified by regularly lookuping control parameters in a predefined table. The parameters of the current AM and neighboring blocks are also initialized and updated regularly. Pipeline and parallelism are jointly employed in the proposed architecture to shorten the processing time and minimize hardware consumption. Moreover, highly regular architecture also simplifies the function verification considerably. Simulation results verify the effectiveness of the proposed design.
引用
收藏
页码:423 / 428
页数:6
相关论文
共 50 条
  • [41] VLSI architecture & implementation of H.264 integer transform
    Raja, G
    Khan, S
    Mirza, MJ
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 218 - 223
  • [42] A Modified Prediction Scheme of the H.264 Multiview Video Coding to Improve the Decoder Performance
    Hamadan, Ayman M.
    Aly, Hussein A.
    Fouad, Mohamed M.
    Dansereau, Richard M.
    REAL-TIME IMAGE AND VIDEO PROCESSING 2013, 2013, 8656
  • [43] Design of High-Performance Intra Prediction Circuit for H.264 Video Decoder
    Yoo, Jihye
    Lee, Seonyoung
    Cho, Kyeongsoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (04) : 187 - 191
  • [44] VLSI design for de-blocking filter of H.264 decoder
    Zhao, Shang
    Lu, Chao
    Zhou, Xiaofang
    Min, Hao
    Zhou, Dian
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 786 - 789
  • [45] The VLSI implementation of intra prediction in H.264/AVC
    Department of Microelectronics, Peking University, Beijing 100871, China
    不详
    Beijing Daxue Xuebao Ziran Kexue Ban, 2008, 1 (44-48):
  • [46] Low-power and low-complexity architecture for H.264/AVC video decoder
    Chen, Li-Hsun
    Chen, Oscal T. -C.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1027 - 1030
  • [47] A Power-Efficient Prediction Hardware Architecture for H.264 Decoding
    Wang, Xi
    Cui, Xiaoxin
    Yu, Dunshan
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 4, 2010, : 385 - 390
  • [48] Performance Analysis of H.264 Video Decoder: Algorithm and Applications
    Khan, Imran Ullah
    Ansari, M. A.
    Yadav, Archana
    Saeed, S. Hasan
    2015 INTERNATIONAL CONFERENCE ON ENERGY ECONOMICS AND ENVIRONMENT (ICEEE), 2015,
  • [49] FPGA prototyping strategy for a H.264/AVC video decoder
    Rosa, Vagner S.
    Staehler, Wagston T.
    Azevedo, Arnaldo
    Zatt, Bruno
    Porto, Roger E.
    Agostini, Luciano V.
    Bampi, Sergio
    Susin, Altamiro A.
    RSP 2007: 18TH IEEE/IFIP INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2007, : 174 - +
  • [50] An H.264 Video Decoder Based on a Latest Generation DSP
    Pescador, F.
    Maturana, G.
    Garrido, M. J.
    Juarez, E.
    Sanz, C.
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (01) : 205 - 212