A Dual-Rail Hybrid Analog/Digital Low-Dropout Regulator With Dynamic Current Steering for a Tunable High PSRR and High Efficiency

被引:2
|
作者
Liu, Xiaosen [1 ]
Krishnamurthy, Harish K. [1 ]
Barrera, Claudia [2 ]
Han, Jing [2 ]
Bhatla, Rajasekhara M. Narayana [2 ]
Chiu, Scott [2 ]
Ahmed, Zakir K. [1 ]
Desai, Nachiket [1 ]
Ravichandran, Krishnan [1 ]
Tschanz, James W. [1 ]
De, Vivek [1 ]
机构
[1] Intel Labs, Circuit Res Lab, Hillsboro, OR 97124 USA
[2] Intel Corp, Circuit Res Lab, Intel Labs, Santa Clara, CA 95054 USA
来源
关键词
Dual-rail; heterogeneous integration; low-dropout regulator (LDO); multichip package (MCP); power-supply rejection ratio (PSRR);
D O I
10.1109/LSSC.2020.3035675
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A dual-rail hybrid analog/digital low-dropout regulator (DRLDO) targeting heterogeneous integration in a multichip package (MCP) platform is presented. Different from the classic single-input-single-output low-dropout regulator (LDO) topology, which incurs an efficiency penalty due to a large dropout voltage, this DRLDO architecture breaks the tradeoff of power-supply rejection and high efficiency by exploiting two rails available in a typical MCP system on a chip. One rail is the larger dropout ac branch rail which helps with power-supply rejection while the other is the low-dropout dc branch that helps with maximizing efficiency. The hybrid combination of analog and digital branches achieves both high efficiency and high power-supply rejection ratio (PSRR) simultaneously. Moreover, a dynamic current steering mechanism actively regulates the current contribution between the two rails and flexibly tunes the PSRR and power conversion efficiency performances. Measurements on a 22-nm CMOS chip demonstrate up to -46-dB PSRR and 89% efficiency across a 0-80-mA load from 1.8-V HV and 1.05-V LV dual-input rails. It improves the efficiency of the conventional analog LDO (ALDO) in MCP applications up to 32% while still maintaining -20-dB PSRR performance.
引用
收藏
页码:526 / 529
页数:4
相关论文
共 38 条
  • [31] A High Efficiency and Fast Transient Digital Low-Dropout Assisted Switched-Capacitor Converter for EMI-Free Internet of Everything (IoE) Systems
    Chen, Shao-Qi
    Lin, Yen-Ting
    Ma, Yu-Sheng
    Yang, Wen-Hau
    Chen, Ke-Horng
    Lin, Ying-Hsi
    Lin, Jian-Ru
    Tsai, Tsung-Yen
    [J]. 2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 129 - 132
  • [32] A Feedforward Controlled Digital Low-Dropout Regulator With Weight Redistribution Algorithm and Body Voltage Control for Improving Line Regulation With 99.99% Current Efficiency and 0.5-mV Output Voltage Ripple
    Chen, Bo-Hao
    Wu, Tzu-Ying
    Zheng, Kuo-Lin
    Chen, Ke-Horng
    Lin, Ying-Hsi
    Lin, Shian-Ru
    Tsai, Tsung-Yen
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (02) : 486 - 496
  • [33] Digital and Analog Hybrid Control of Multiphase Power Modules with Low Output-voltage and High Output-current
    Yeh, C. Y.
    Yang, L. S.
    Liang, T. J.
    Lin, R. L.
    Chen, J. F.
    Yang, H. T.
    [J]. ICEMS 2008: PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS, VOLS 1- 8, 2008, : 2125 - 2129
  • [34] Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS
    Mercer, Douglas A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1688 - 1698
  • [35] A High-Efficiency and Fast-Transient Digital-Low-Dropout Regulator with the Burst Mode Corresponding to the Power-Saving Modes of DC-DC Switching Converters
    Lin, Jian-He
    Ma, Yu-Sheng
    Huang, Chia-Ming
    Lin, Li-Chi
    Cheng, Chiao-Hung
    Chen, Ke-Horng
    Lin, Ying-Hsi
    Lin, Shian-Ru
    Tsai, Tsung-Yen
    [J]. 2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 314 - +
  • [36] A High Current efficiency Stacked Digital Low Dropout Array with True-Random-Noise Injection and Ultralow Output Ripple for Power-Side Channel Attack Protection
    Lee, Cheng-Yen
    Huang, Tzu-Ping
    Chen, Ke-Horng
    Lin, Ying-Hsi
    Lin, Shian-Ru
    Tsai, Tsung-Yen
    [J]. 2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C322 - C323
  • [37] A Pixel-Level, High Dynamic, Low-Power, Digital-Readout-Integrated Circuit With Hybrid Analog-to-Digital Converter for Infrared Focal-Plane Arrays
    Fu, Zhengnan
    Fu, Zhanglong
    Tan, Zhiyong
    Cao, Juncheng
    [J]. IEEE SENSORS LETTERS, 2023, 7 (08)
  • [38] High-Efficiency Hybrid Dual-Path Step-Up DC-DC Converter With Continuous Output-Current Delivery for Low Output Voltage Ripple
    Shin, Se-Un
    Hong, Sung-Wan
    Lee, Hyung-Min
    Cho, Gyu-Hyeong
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (06) : 6025 - 6038