Operational voltage reduction of flash memory using high-κ composite tunnel barriers

被引:13
|
作者
Verma, Sarves [1 ]
Pop, Eric [2 ,3 ]
Kapur, Pawan
Parat, Krishna [2 ,4 ]
Saraswat, Krishna C. [4 ]
机构
[1] Stanford Univ, Dept Mat Sci & Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Intel Corp, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[4] Stanford Univ, Dept Elect & Elect Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
flash memory; flash operating constraints; high-kappa dielectrics; program disturb; read disturb; retention; tunnel barrier engineering;
D O I
10.1109/LED.2007.915376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We explore the performance of symmetric (low-kappa/high-kappa/low-kappa) and asymmetric (low-kappa/high-kappa) composite tunnel barriers with conventional Flash constraints of retention, erase, read and program disturbs. Simulations, including five different high-kappa materials, were performed under these criteria to minimize the programming voltage V-prog. Among all constraints, we find read disturb to be the most restrictive both in terms of lowering V-prog and choosing the high-kappa materials for such stacks. Furthermore, the symmetric barrier stack is found to be more promising versus the asymmetric barrier stack. For the common read disturb voltages of 2.5 and 3.6 V, the lowest V-prog of similar to 4 and 5 V, respectively (relative to the floating gate), are obtained. In addition, the maximum required operating Flash voltage is found to be 30% - 40% lower than the prevalent voltages.
引用
收藏
页码:252 / 254
页数:3
相关论文
共 50 条
  • [41] Characterization of BE-SONOS Flash Memory using Rare-Earth Materials in Tunnel Barrier with Improved Memory Dynamics
    Kaur, Mansimran
    Gupta, Deepika
    Vijayvargiya, Vikas
    Vishvakarma, Santosh Kumar
    Neema, Vaibhav
    2015 IEEE ASIAN PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2015, : 1 - 5
  • [42] A Low Power and Area Scalable High Voltage Switch Technique for Low Operation Voltage in MLC NAND Flash Memory
    Kang, Myounggon
    Park, Ki-Tae
    Song, Youngsun
    Lew, Sungsoo
    Song, Yunheub
    Lim, Young-Ho
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (02) : 182 - 186
  • [43] Elimination of surface state induced edge transistors in high voltage NMOSFETs for flash memory devices
    Lee, JW
    Buh, GH
    Yon, GH
    Park, TS
    Shin, YG
    Chung, UI
    Moon, JT
    MICROELECTRONICS RELIABILITY, 2005, 45 (9-11) : 1394 - 1397
  • [44] Reduction of Voltage Harmonics in Single Phase Inverters Using Composite Observers
    Selvajyothi, Kamakshy
    Janakiraman, Panappakkam Arumugam
    IEEE TRANSACTIONS ON POWER DELIVERY, 2010, 25 (02) : 1045 - 1057
  • [45] Experimental confirmation of automatic threshold voltage convergence in a flash memory using alternating word-line voltage pulses
    NKK Corp, Kanagawa, Japan
    IEEE Electron Device Lett, 10 (503-505):
  • [46] Stack engineering of TANOS charge-trap flash memory cell using high-κ ZrO2 grown by ALD as charge trapping layer
    Congedo, G.
    Lamperti, A.
    Lamagna, L.
    Spiga, S.
    MICROELECTRONIC ENGINEERING, 2011, 88 (07) : 1174 - 1177
  • [47] An experimental confirmation of automatic threshold voltage convergence in a flash memory using alternating word-line voltage pulses
    Gotou, H
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (10) : 503 - 505
  • [48] Ruthenium oxide metal nanocrystal capacitors with high-κ dielectric tunneling barriers for nanoscale nonvolatile memory device applications
    Das, Atanu
    Maikap, S.
    Lin, C. -H.
    Tzeng, P. -J.
    Tien, T. -C.
    Wang, T. -Y.
    Chang, L. -B.
    Yang, J. -R.
    Tsai, M. -J.
    MICROELECTRONIC ENGINEERING, 2010, 87 (10) : 1821 - 1827
  • [49] Read and Pass Disturbance in the Programmed States of Floating Gate Flash Memory Cells With High-κ Interpoly Gate Dielectric Stacks
    Tang, Baojun
    Robinson, Colin
    Zhang, Wei Dong
    Zhang, Jian Fu
    Degraeve, Robin
    Blomme, Pieter
    Toledano-Luque, Maria
    Van den Bosch, Geert
    Govoreanu, Bogdan
    Van Houdt, Jan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (07) : 2261 - 2267
  • [50] Impact of high-κ dielectric and metal nanoparticles in simultaneous enhancement of programming speed and retention time of nano-flash memory
    Pavel, Akeed A.
    Khan, Mehjabeen A.
    Kirawanich, Phumin
    Islam, Naz
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 522 - 523