Operational voltage reduction of flash memory using high-κ composite tunnel barriers

被引:13
|
作者
Verma, Sarves [1 ]
Pop, Eric [2 ,3 ]
Kapur, Pawan
Parat, Krishna [2 ,4 ]
Saraswat, Krishna C. [4 ]
机构
[1] Stanford Univ, Dept Mat Sci & Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Intel Corp, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[4] Stanford Univ, Dept Elect & Elect Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
flash memory; flash operating constraints; high-kappa dielectrics; program disturb; read disturb; retention; tunnel barrier engineering;
D O I
10.1109/LED.2007.915376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We explore the performance of symmetric (low-kappa/high-kappa/low-kappa) and asymmetric (low-kappa/high-kappa) composite tunnel barriers with conventional Flash constraints of retention, erase, read and program disturbs. Simulations, including five different high-kappa materials, were performed under these criteria to minimize the programming voltage V-prog. Among all constraints, we find read disturb to be the most restrictive both in terms of lowering V-prog and choosing the high-kappa materials for such stacks. Furthermore, the symmetric barrier stack is found to be more promising versus the asymmetric barrier stack. For the common read disturb voltages of 2.5 and 3.6 V, the lowest V-prog of similar to 4 and 5 V, respectively (relative to the floating gate), are obtained. In addition, the maximum required operating Flash voltage is found to be 30% - 40% lower than the prevalent voltages.
引用
收藏
页码:252 / 254
页数:3
相关论文
共 50 条
  • [21] A Low Power and High Accuracy Threshold Voltage Detection Circuit for Flash Memory
    Huang, Da
    Wu, Dong
    Liu, Qi
    PROCEEDINGS OF THE 2017 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF MANUFACTURING SCIENCE AND MEASURING TECHNOLOGY (FMSMT 2017), 2017, 130 : 569 - 572
  • [22] Low Voltage and High Speed SONOS Flash Memory Technology: The Strategies and the Reliabilities
    Chung, Steve S.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 73 - 78
  • [23] Practical evaluation of operational topology optimization for loss reduction in high voltage grids
    Fritz, W
    Haubrich, HJ
    CONTROL OF POWER SYSTEMS AND POWER PLANTS 1997 (CPSPP'97), 1998, : 123 - 129
  • [24] Robust multi-bit programmable flash memory using a resonant tunnel barrier
    Kim, S
    Baik, SJ
    Huo, ZL
    Noh, YJ
    Kim, C
    Han, JH
    Yeo, IS
    Chung, UI
    Moon, JT
    Ryu, BI
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 881 - 884
  • [25] A New Multipulse Technique for Probing Electron Trap Energy Distribution in High-κ Materials for Flash Memory Application
    Zheng, Xue Feng
    Zhang, Wei Dong
    Govoreanu, Bogdan
    Zhang, Jian Fu
    van Houdt, Jan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2484 - 2492
  • [26] Instability study of high-κ Inter-Gate Dielectric stacks on Hybrid Floating Gate flash memory
    Zahid, M. B.
    Degraeve, R.
    Breuil, L.
    Van den Bosch, G.
    Van Houdt, J.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [27] A high voltage generator using charge pump circuit for low voltage flash memories
    Min, KW
    Kim, SH
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (05) : 781 - 784
  • [28] Comparison of TID response in core, input/output and high voltage transistors for flash memory
    Liu, Zhangli
    Hu, Zhiyuan
    Zhang, Zhengxuan
    Shao, Hua
    Chen, Ming
    Bi, Dawei
    Ning, Bingxu
    Zou, Shichang
    MICROELECTRONICS RELIABILITY, 2011, 51 (06) : 1148 - 1151
  • [29] A new low-voltage and high-speed sense amplifier for flash memory
    郭家荣
    冉峰
    半导体学报, 2011, 32 (12) : 107 - 111
  • [30] A low-voltage sense amplifier for high-performance embedded flash memory
    柳江
    王雪强
    王琴
    伍冬
    张志刚
    潘立阳
    刘明
    半导体学报, 2010, 31 (10) : 74 - 78