A 0.007 mm2 0.6 V 6 MS/s Low-Power Double Rail-to-Rail SAR ADC in 65-nm CMOS

被引:4
|
作者
Jo, Yong-Jun [1 ]
Kim, Ju Eon [1 ]
Baek, Kwang-Hyun [2 ]
Kim, Tony Tae-Hyoung [1 ]
机构
[1] Nanyang Technol Univ, Ctr Integrated Circuits & Syst, Singapore, Singapore
[2] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
关键词
Double rail-to-rail; low-power; SAR ADC; compute-in-memory; power-efficient;
D O I
10.1109/TCSII.2021.3097126
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 0.007mm(2) 0.6V 6MS/s 10b double rail-to-rail input range SAR ADC is implemented in 65-nm technology. The extended input range broadens the applications of the low-power SAR ADCs such as compute-in-memory. The proposed ADC occupies less area since it only needs additional two series-connected capacitors and a differential-difference comparator for double rail-to-rail operation. The set-and-down operation reduces the input-referred noise of the comparator by over ten times than complementary switching. The novel metal-insulator-metal and metal-oxide-metal capacitor hybrid cap-DAC architecture minimize the gain error of ADC. The prototype achieves SNR of 53.90-dB, SNDR of 52.12-dB, and SFDR of 60.39-dB, power of 12.98-mu W, and FoM of 6.6-fJ/conv.-step.
引用
收藏
页码:3088 / 3092
页数:5
相关论文
共 50 条
  • [1] A Low-Power 4-bit 20-MS/s Flash ADC in 65-nm CMOS With Rail-to-Rail Comparators
    dos Santos, Tawan Chrysther
    Girardi, Alessandro G.
    de Aguirre, Paulo Cesar C.
    2024 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2024, : 103 - 108
  • [2] A low-voltage low-power fully differential rail-to-rail input/output opamp in 65-nm CMOS
    Yan, Weixun
    Kolm, Robert
    Zimmermann, Horst
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2274 - 2277
  • [3] Low-Power Rail-to-Rail Comparator in 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Potocny, Miroslav
    Stopjakova, Viera
    2022 32ND INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2022, : 82 - 85
  • [4] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    de Lima, Eduardo Rodrigues
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 321 - 337
  • [5] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Arthur Lombardi Campos
    João Navarro
    Maximiliam Luppe
    Eduardo Rodrigues de Lima
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 321 - 337
  • [6] Low-Power Bulk-Driven Rail-to-Rail Comparator in 130 nm CMOS Technology
    Nagy, Lukas
    Arbet, Daniel
    Kovac, Martin
    Stopjakova, Viera
    2017 IEEE AFRICON, 2017, : 649 - 652
  • [7] A Low-Power 9-bit 222 MS/s Asynchronous SAR ADC in 65 nm CMOS
    Akkaya, Ayca
    Celik, Firat
    Leblebici, Yusuf
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [8] A Low-Power ΣΔ ADC Optimized for GSM/EDGE Standard in 65-nm CMOS
    Fakhoury, Hussein
    Jabbour, Chadi
    Khushk, Hasham
    Van-Tam Nguyen
    Loumeau, Patrick
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1109 - 1112
  • [9] High Linearity PVT Tolerant 100MS/s Rail-to-Rail ADC Driver With Built-in Sampler in 65nm CMOS
    Palani, Rakesh Kumar
    Harjani, Ramesh
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [10] Low Offset Rail-to-Rail 12b 2MS/s 0.18μm CMOS Cyclic ADC
    Kim, Young-Ju
    Choi, Hee-Cheol
    Yoo, Pil-Seon
    Lee, Dong-Suk
    Choi, Joong-Ho
    Lee, Seung-Hoon
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 17 - +