Design of a Low-Error Fixed-Width Radix-8 Booth Multiplier

被引:0
|
作者
Bhusare, Saroja S. [1 ]
Bhaaskaran, V. S. Kanchana [2 ]
机构
[1] JSS Acad Tech Educ, Dept E&C, Bangalore, Karnataka, India
[2] VIT Univ, Sch Elect Engn, Chennai, Tamil Nadu, India
关键词
Fixed-width multiplier; Error compensation circuit; Radix-8; encoding; Low error; DSP APPLICATIONS;
D O I
10.1109/ICSIP.2014.39
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In many multimedia and digital signal processing systems, fixed-width multipliers are used where a fixed format is desirable and a tolerable level of loss in accuracy is permitted. This paper proposes the design of a low error fixed-width radix-8 Booth multiplier which produces an n-bit product with two n-bit inputs. The truncation of the 2n product bits to n bits is achieved by removing about half the adder cells that are required to add the partial products. However, in order to keep the truncation error to a minimum, error compensation biases are obtained and applied to the inputs of the retained adder cells. In this proposed technique, the number of partial products is reduced to n/3 and also the number of adder cells is reduced by 50% compared with the full-width multiplier with an additional overhead of one full adder for compensation biasing. Simulation results reveal that a significant amount of error reduction is achieved with this technique. Standard EDA design environment using 180nm technology has been employed. Validation has further been made in comparison against the modified Booth fixed-width multiplier architecture.
引用
收藏
页码:206 / 209
页数:4
相关论文
共 50 条
  • [1] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [2] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Locharla, Govinda Rao
    Mahapatra, Kamala Kanta
    Ari, Samit
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (02) : 1115 - 1125
  • [3] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Govinda Rao Locharla
    Kamala Kanta Mahapatra
    Samit Ari
    [J]. Arabian Journal for Science and Engineering, 2021, 46 : 1115 - 1125
  • [4] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    [J]. PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [5] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    [J]. ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [6] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [7] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [8] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [9] Low-Power High-Accuracy Fixed-Width Radix-8 Booth Multiplier Using Probabilistic Estimation Technique
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [10] Low-Error Reconfigurable Fixed-Width Multiplier for Image Processing Applications
    Jeyakumar, Jean Jenifer Nesam
    Sathasivam, Sivanantham
    [J]. GAZI UNIVERSITY JOURNAL OF SCIENCE, 2020, 33 (01): : 90 - 104