Low-power SRAMs in nanoscale CMOS technologies

被引:15
|
作者
Zhang, Kevin [1 ]
Hamzaoglu, Fatih [1 ]
Wang, Yih [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
cache; low-power circuits; static random access memory (SRAM);
D O I
10.1109/TED.2007.911356
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As CMOS technology scaling is advancing beyond 100 nm, it has become increasingly difficult to meet the power and performance goals for various product applications while achieving aggressive area scaling in static random access memory (SRAM) development. This paper addresses many of the most pressing challenges in today's SRAM design from perspectives of both process technology optimization and design innovation. Key process tradeoff and optimization along with the advanced circuit design techniques for power management and low-voltage operation are discussed.
引用
收藏
页码:145 / 151
页数:7
相关论文
共 50 条
  • [21] A Low-Power CMOS RF Power Detector
    Sakphrom, Siraporn
    Thanachayanont, Apinunt
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 177 - 180
  • [22] Low-Power High-Performance Logic Style for Low-Voltage CMOS Technologies
    Bozorgzadeh, Bardia
    Zhian-Tabasy, Ehsan
    Afzali-Kusha, Ali
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 280 - 283
  • [23] An Accurate Power Estimation Model for Low-Power Hierarchical-Architecture SRAMs
    Ren, Yuan
    Noll, Tobias G.
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 144 - 149
  • [24] An Effective BIST Architecture for Power-Gating Mechanisms in Low-Power SRAMs
    Bosio, Alberto
    Dilillo, Luigi
    Girard, Patrick
    Virazel, Arnaud
    Zordan, Leonardo B.
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 185 - 191
  • [26] Low-power CMOS current conveyor
    Ismail, AM
    Soliman, AM
    ELECTRONICS LETTERS, 2000, 36 (01) : 7 - 8
  • [27] DESIGNING LOW-POWER DIGITAL CMOS
    BLAIR, GM
    ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1994, 6 (05): : 229 - 236
  • [28] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [29] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [30] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 371 - 382