Interactive IIR SC multirate compiler applied to multistage decimator design

被引:2
|
作者
Cheong, Phillip N. [1 ]
Martins, R. P. [2 ]
机构
[1] Macau Polutech Inst, Comp Studies Program, Macao, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Taipa, Macao, Peoples R China
关键词
IIR filter; multistage; switched capacitors; decimator design; compiler;
D O I
10.1142/S0218126607003770
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from the frequency specifications to the building block implementation, applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for the design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area.
引用
收藏
页码:517 / 525
页数:9
相关论文
共 46 条
  • [1] Interactive SC multirate compiler applied to multistage decimator design
    Ngai, C
    Martins, RP
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 185 - 188
  • [2] OPTIMUM FIR AND IIR MULTISTAGE MULTIRATE FILTER DESIGN
    CHU, S
    BURRUS, CS
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 1983, 2 (03) : 361 - 386
  • [3] Automatic synthesis of IIR SC multistage decimators
    Ngai, C
    Martins, RP
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 287 - +
  • [4] Multistage Decimator Design for the Low-PHY PRACH Receiver
    Kurov, D.
    Gagiev, Y.
    Ivanov, D.
    Kalynova, E.
    Zykov, A.
    IETE JOURNAL OF RESEARCH, 2024, 70 (08) : 6630 - 6638
  • [5] Decimator systolic arrays design space exploration for multirate signal processing applications
    Shoukry, Mohammed
    Gebali, Fayez
    Agathoklis, Panajotis
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1232 - 1240
  • [6] Fractional interpolation and multirate technique based design of optimum IIR integrators and differentiators
    Goswami, Om Prakash
    Rawat, Tarun K.
    Upadhyay, Dharmendra K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (09) : 1482 - 1496
  • [7] A novel algorithm for automated optimum design of IIR SC decimators
    Ngai, C
    Martins, RR
    Franca, JE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (04) : 293 - 296
  • [8] Cost-effective multirate Cascaded Integrator Comb decimator filter design on field programmable gate arrays
    Rao, SR
    Meyer-Baese, U
    DIGITAL WIRELESS COMMUNICATIONS VI, 2004, 5440 : 285 - 292
  • [9] Design techniques for high-speed multirate multistage FIR digital filters
    Lin, M. -C.
    Chen, H. -Y.
    Jou, S. -J.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2006, 93 (10) : 699 - 721
  • [10] Low-power decimator design using approximated linear-phase N-band IIR filter
    Nerurkar, SB
    Abed, KH
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (04) : 1550 - 1553