Interactive IIR SC multirate compiler applied to multistage decimator design

被引:2
|
作者
Cheong, Phillip N. [1 ]
Martins, R. P. [2 ]
机构
[1] Macau Polutech Inst, Comp Studies Program, Macao, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Taipa, Macao, Peoples R China
关键词
IIR filter; multistage; switched capacitors; decimator design; compiler;
D O I
10.1142/S0218126607003770
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an interactive architecture compiler for SC multirate circuits that allows the automated design from the frequency specifications to the building block implementation, applied to the design and synthesis of multistage SC decimators. The compiler provides a library of different topologies that comprises a few independent multi-decimation building blocks. New building blocks defined by the users are also available for the design of a specific stage. A design example of a 7th order SC decimator illustrates the efficient synthesis of the corresponding resulting circuits that achieve the required anti-aliasing amplitude responses with respect to the speed requirements of the operational amplifiers and also the minimum capacitance spread and total capacitor area.
引用
收藏
页码:517 / 525
页数:9
相关论文
共 46 条