An All-Digital Adaptive Approach to Combat Aging Effects in Clock Networks

被引:0
|
作者
Arasu, Senthil [1 ]
Nourani, Mehrdad [1 ]
Luo, Hao [1 ]
机构
[1] Univ Texas Richardson, Dept Elect Engn, Richardson, TX 75080 USA
关键词
Asymmetric Aging; Bias Temperature Instability; Clock Network Aging; Measurement circuit; Setup/Hold Timing Violations;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we analyze the impact of asymmetrical aging due to Bias Temperature Instability (BTI) in the clock tree segments of power efficient designs. The non-uniform aging of launch and capture clock segments could not only violate the setup timing but also result in gross hold violations. Aging in clock networks also results in pulse width compression which impacts the half-cycle paths' timing adversely. We present a reference-less all digital technique to detect the aging effects and measure quantitatively the extent of pulse-width-distortion. The measurement results are then applied to rectify the pulse width distortion such that the clock network output is restored to a 50-50 duty cycle. The technique is validated using SPICE simulation based on 45nm industry standard library. A resolution of sub-fps is achievable for both distortion measurement and correction circuits.
引用
收藏
页码:102 / 107
页数:6
相关论文
共 50 条
  • [21] Design of FinFET based All-Digital DLL for Multiphase Clock Generation
    Kumar, Keerthi M.
    Pasupathy, K. R.
    Bindu, B.
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [22] An all-digital semi-blind clock and data recovery system
    Abdallah, Mina
    Eladawy, Ahmed
    Mohieldin, Ahmed
    MICROELECTRONICS JOURNAL, 2015, 46 (04) : 273 - 284
  • [23] An all-digital clock frequency caputring circuitry for NRZ data communications
    Elrabaa, Muhammad E. S.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 106 - 109
  • [24] An All-Digital Clock Recovery Architecture for the BRAN Hiperaccess Uplink Receiver
    Savazzi, Pietro
    Gamba, Paolo
    Callegari, Sergio
    2006 IEEE 63RD VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 2206 - +
  • [25] An All-Digital Clock Synchronization Buffer With One Cycle Dynamic Synchronizing
    Cheng, Kuo-Hsing
    Hong, Kai-Wei
    Hsu, Chi-Fa
    Jiang, Bo-Qian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1818 - 1827
  • [26] An all-digital clock-smoothing technique - Counting-prognostication
    Qin, XY
    Wang, HS
    Zeng, LG
    Xiong, FQ
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2003, 51 (02) : 166 - 169
  • [27] Radiation-tolerant all-digital clock generators for HEP applications
    Biereigel, S.
    Kulis, S.
    Mendes, E.
    Hazell, P.
    Moreira, P.
    Prinzie, J.
    JOURNAL OF INSTRUMENTATION, 2023, 18 (01)
  • [28] A fast-corrected all-digital DCC with synchronous input clock
    Kao, Shao-Ku
    Hsueh, Sheng-Hung
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (12) : 1845 - 1860
  • [29] A 1.5 GHz All-Digital Spread-Spectrum Clock Generator
    Lin, Sheng-You
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3111 - 3119
  • [30] All-digital PLL array provides reliable distributed clock for SOCs
    Javidan, M.
    Zianbetov, E.
    Anceau, F.
    Galayko, D.
    Korniienko, A.
    Colinet, E.
    Scorletti, G.
    Akre, J. M.
    Juillard, J.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2589 - 2592