An All-Digital Adaptive Approach to Combat Aging Effects in Clock Networks

被引:0
|
作者
Arasu, Senthil [1 ]
Nourani, Mehrdad [1 ]
Luo, Hao [1 ]
机构
[1] Univ Texas Richardson, Dept Elect Engn, Richardson, TX 75080 USA
关键词
Asymmetric Aging; Bias Temperature Instability; Clock Network Aging; Measurement circuit; Setup/Hold Timing Violations;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we analyze the impact of asymmetrical aging due to Bias Temperature Instability (BTI) in the clock tree segments of power efficient designs. The non-uniform aging of launch and capture clock segments could not only violate the setup timing but also result in gross hold violations. Aging in clock networks also results in pulse width compression which impacts the half-cycle paths' timing adversely. We present a reference-less all digital technique to detect the aging effects and measure quantitatively the extent of pulse-width-distortion. The measurement results are then applied to rectify the pulse width distortion such that the clock network output is restored to a 50-50 duty cycle. The technique is validated using SPICE simulation based on 45nm industry standard library. A resolution of sub-fps is achievable for both distortion measurement and correction circuits.
引用
收藏
页码:102 / 107
页数:6
相关论文
共 50 条
  • [31] ASIC Implementation of An All-digital Self-adaptive PVTA Variation-aware Clock Generation System
    Perez-Puigdemont, Jordi
    Moll, Francesc
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 381 - 384
  • [32] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG)
    Su, Cheng-Dow
    Lee, Chieh-Wen
    Lee, Tai-Cheng
    Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
  • [33] An all-digital approach for versatile hybrid entanglement generation
    Nape, Isaac
    de Oliveira, Andre G.
    Slabbert, Donovan
    Bornman, Nicholas
    Francis, Jason
    Ribeiro, Paulo H. Souto
    Forbes, Andrew
    JOURNAL OF OPTICS, 2022, 24 (05)
  • [34] Clock Skew Measurement using an All-Digital Sigma-Delta Time to Digital Converter
    Shirwaikar, Mahadev Govind
    Kadayinti, Naveen
    Sharma, Dinesh K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 321 - 326
  • [35] A High-Performance Low Complexity All-Digital Fractional Clock Multiplier
    Abou-El-Kheir, Nahla T.
    Mason, Ralph D.
    Li, Mingze
    Yagoub, M. C. E.
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 73 - 76
  • [36] Fast All-Digital Clock Frequency Adaptation Circuit for Voltage Droop Tolerance
    Fugger, Matthias
    Kinali, Attila
    Lenzen, Christoph
    Wiederhake, Ben
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2018, : 68 - 77
  • [37] Fast All-Digital Clock Frequency Adaptation Circuit for Voltage Droop Tolerance
    Fugger, Matthias
    Kinali, Attila
    Lenzen, Christoph
    Wiederhake, Ben
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (08) : 2518 - 2531
  • [38] A distributed synchronization of all-digital PLLs network for clock generation in synchronous SOCs
    Shan, Chuan
    Zianbetov, Eldar
    Anceau, Francois
    Billoint, Olivier
    Galayko, Dimitri
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [39] Full-Custom All-Digital Phase Locked Loop For Clock Generation
    Huang, Mu-lee
    Hung, Chung-Chih
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [40] An All-Digital On-Chip Clock Generator Using Relative Reference Modeling
    Zhao, Huidong
    Sun, Yapeng
    Xie, Zhengzhang
    Qiao, Shushan
    Hei, Yong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,