共 50 条
- [31] ASIC Implementation of An All-digital Self-adaptive PVTA Variation-aware Clock Generation System 2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 381 - 384
- [32] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG) Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
- [34] Clock Skew Measurement using an All-Digital Sigma-Delta Time to Digital Converter 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 321 - 326
- [35] A High-Performance Low Complexity All-Digital Fractional Clock Multiplier 2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 73 - 76
- [36] Fast All-Digital Clock Frequency Adaptation Circuit for Voltage Droop Tolerance 2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2018, : 68 - 77
- [38] A distributed synchronization of all-digital PLLs network for clock generation in synchronous SOCs 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
- [39] Full-Custom All-Digital Phase Locked Loop For Clock Generation 2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
- [40] An All-Digital On-Chip Clock Generator Using Relative Reference Modeling 2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,