An All-Digital Adaptive Approach to Combat Aging Effects in Clock Networks

被引:0
|
作者
Arasu, Senthil [1 ]
Nourani, Mehrdad [1 ]
Luo, Hao [1 ]
机构
[1] Univ Texas Richardson, Dept Elect Engn, Richardson, TX 75080 USA
关键词
Asymmetric Aging; Bias Temperature Instability; Clock Network Aging; Measurement circuit; Setup/Hold Timing Violations;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we analyze the impact of asymmetrical aging due to Bias Temperature Instability (BTI) in the clock tree segments of power efficient designs. The non-uniform aging of launch and capture clock segments could not only violate the setup timing but also result in gross hold violations. Aging in clock networks also results in pulse width compression which impacts the half-cycle paths' timing adversely. We present a reference-less all digital technique to detect the aging effects and measure quantitatively the extent of pulse-width-distortion. The measurement results are then applied to rectify the pulse width distortion such that the clock network output is restored to a 50-50 duty cycle. The technique is validated using SPICE simulation based on 45nm industry standard library. A resolution of sub-fps is achievable for both distortion measurement and correction circuits.
引用
收藏
页码:102 / 107
页数:6
相关论文
共 50 条
  • [1] A Fast-Transient All-Digital LDO with Adaptive Clock Technique
    Yu, Yi
    Yuan, Jia
    Qiao, Shushan
    Hei, Yong
    ELECTRONICS, 2019, 8 (12)
  • [2] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278
  • [3] An All-Digital Despreading Clock Generator
    Lee, I-Ting
    Ku, Shih-Han
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (01) : 16 - 20
  • [4] A new DLL-based approach for all-digital multiphase clock generation
    Chung, CC
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 469 - 475
  • [5] ALL-DIGITAL MULTIPOINT ADAPTIVE DELAY COMPENSATION CIRCUIT FOR LOW SKEW CLOCK DISTRIBUTION
    GROVER, WD
    BROWN, J
    FRIESEN, T
    MARSH, S
    ELECTRONICS LETTERS, 1995, 31 (23) : 1996 - 1998
  • [6] All-digital phase locked loop for clock recovery
    Wei, H
    Cheng, T
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 395 - 398
  • [7] An All-Digital Clock Generator for Dynamic Frequency Scaling
    Lin, Wei-Ming
    Chen, Chao-Chyun
    Liu, Shen-Iuan
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 251 - +
  • [8] Novel universal all-digital clock smoothness technique
    Qin, Xiao-Yi
    Wang, Han-Sheng
    Zeng, Lie-Guang
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2001, 29 (09): : 1276 - 1279
  • [9] A 22 nm All-Digital Dynamically Adaptive Clock Distribution for Supply Voltage Droop Tolerance
    Bowman, Keith A.
    Tokunaga, Carlos
    Karnik, Tanay
    De, Vivek K.
    Tschanz, James W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) : 907 - 916
  • [10] All-digital self-adaptive PVTA variation aware clock generation system for DFS
    Perez-Puigdemont, Jordi
    Calomarde, Antonio
    Moll, Francesc
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,