Fast Modeling Technique for Nano Scale CMOS Inverter and Propagation Delay Estimation

被引:0
|
作者
Rjoub, Abdoul [1 ,2 ]
Ahmad, Areej [1 ,2 ]
机构
[1] Jordan Univ Sci & Technol, Comp Engn Dept, POB 3030, Irbid 22110, Jordan
[2] Purdue Univ, ECE Dept, W Lafayette, IN 47907 USA
关键词
Channel Length Modulation; Drain-Induced Barrier Lowering(DIBL); Mobility Degradation; Propagation Delay(Pd); Unit Step Waveform; Velocity Saturation;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
this paper proposes a new approach for designing the output waveform nanoscale CMOS inverter using the unit step input. The output waveform is obtained by solving the corresponding differential equations of the circuit. Various phenomena due to Short Channel Effects are included in the equation to achieve more accurate model. Based on this model, the propagation delay time for the input is estimated and used to get the ramp input propagation delay based on its deviation with step input propagation delay. This method is used to avoid the overhead in the CPU execution time during simulation process for huge number of inverters. The evaluations of the proposed model results give very good agreement when compared with BSIM4 level 54 model using HSPICE.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Analysis of Voltage Transfer Characteristics of Nano-scale SOI CMOS Inverter with Variable Channel Length and Doping Concentration
    Raj, A. Daniyel
    Rajarajachozhan, C.
    Deb, Sanjoy
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2015, 7 (01)
  • [42] 28 Enhanced Statistical Blockade Approaches for Fast Robustness Estimation and Compensation of Nano-CMOS Circuits
    Sun, Luo
    Mathew, Jimson
    Pradhan, Dhiraj K.
    Mohanty, Saraju P.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (03) : 270 - 282
  • [43] Graph Modeling for Static Timing Analysis at Transistor level in Nano-Scale CMOS Circuits
    Rjoub, Abdoul
    Alajlouni, Almotasem Bellah
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 80 - 83
  • [44] An Efficient Gradient Boosting Approach for PVT Aware Estimation of Leakage Power and Propagation delay in CMOS/FinFET Digital Cells
    Amuru, Deepthi
    Ahmed, Mohammed Salman
    Abbas, Zia
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [45] A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits
    Mohsen Raji
    Behnam Ghavami
    Journal of Electronic Testing, 2016, 32 : 291 - 305
  • [46] A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits
    Raji, Mohsen
    Ghavami, Behnam
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (03): : 291 - 305
  • [47] Estimation of Power and Delay of CMOS Phase Detector and Phase-Frequency Detector Using Nano Dimensional MOS Transistor
    Halwai, Aman Kumar Shaw
    Adhikary, Ratul
    Chakraborty, Mainak
    Shaw, Rahul
    Sadhu, Abhijit
    De, Debashis
    Bari, Surajit
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 294 - 298
  • [48] Time delay estimation for multipath CDMA-systems based on a fast minimization technique for subspace fitting
    Bohlin, P
    Ranheim, A
    Pelin, P
    2001 IEEE WORKSHOP ON STATISTICAL SIGNAL PROCESSING PROCEEDINGS, 2001, : 440 - 443
  • [49] Modeling and estimation of total leakage current in nano-scaled CMOS devices considering the effect of parameter variation
    Mukhopadhyay, S
    Roy, K
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 172 - 175
  • [50] Accurate modeling of transistor stacks to effectively reduce total standby leakage in nano-scale CMOS circuits
    Mukhopadhyay, S
    Roy, K
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 53 - 56