Accurate modeling of transistor stacks to effectively reduce total standby leakage in nano-scale CMOS circuits

被引:12
|
作者
Mukhopadhyay, S [1 ]
Roy, K [1 ]
机构
[1] Purdue Univ, Dept Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
10.1109/VLSIC.2003.1221159
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work we have developed an accurate model of total leakage in a transistor stack based on the compact model of gate, subthreshold and band-to-band-tunneling leakage. Using this model, we have analyzed the opportunities for overall stand-by leakage reduction in scaled devices using transistor stacking and proved that the best input vector that minimize overall leakage depends on the relative magnitude of the different leakage components. A novel stacking technique based on the ratio of the different leakage components is proposed and its effectiveness in total leakage reduction in transistor stack and logic gate is analyzed.
引用
收藏
页码:53 / 56
页数:4
相关论文
共 34 条
  • [1] Estimation of standby leakage power in CMOS circuits considering accurate modeling of transistor stacks
    Chen, ZP
    Johnson, M
    Wei, LQ
    Roy, K
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 239 - 244
  • [2] Graph Modeling for Static Timing Analysis at Transistor level in Nano-Scale CMOS Circuits
    Rjoub, Abdoul
    Alajlouni, Almotasem Bellah
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 80 - 83
  • [3] Arithmetic and architectural design to reduce leakage in nano-scale digital circuits
    Nilsson, Peter
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 372 - 375
  • [4] Accurate total static leakage current estimation in transistor stacks
    Al-Hertani, Hussam
    Al-Khalili, Dhamin
    Rozon, Come
    2006 IEEE INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2006, : 262 - +
  • [5] New digital circuit techniques for total standby leakage reduction in nano-scale SOI technology
    Das, KK
    Joshi, RV
    Chuang, CT
    Cook, PW
    Brown, RB
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 309 - 312
  • [6] A Survey on Nano-Scale Double Gate CMOS Transistor
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Traun K.
    Singh, R. P.
    ADVANCED SCIENCE LETTERS, 2015, 21 (09) : 2830 - 2832
  • [7] Circuits Design for Contactless Testing of Nano-Scale CMOS Devices and Circuits
    Yu, Xiao Peng
    Lu, Zheng Hao
    Lim, Wei Meng
    Liu, Yang
    Hu, Chang Hui
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2012, 4 (09) : 930 - 935
  • [8] Modeling of intra-die process variations for accurate analysis and optimization of nano-scale circuits
    Bhardwaj, Sarvesh
    Vrudhula, Sarma
    Ghanta, Praveen
    Cao, Yu
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 791 - +
  • [9] Breakdowns in high-k gate stacks of nano-scale CMOS devices
    Pey, KL
    Ranjan, R
    Tung, CH
    Tang, LJ
    Lo, VL
    Lim, KS
    Selvarajoo, TAL
    Ang, DS
    MICROELECTRONIC ENGINEERING, 2005, 80 : 353 - 361
  • [10] Impact of NBTI on performance of domino logic circuits in nano-scale CMOS
    Kaffashian, M. Houshmand
    Lotfi, R.
    Mafinezhad, K.
    Mahmoodi, H.
    MICROELECTRONICS JOURNAL, 2011, 42 (12) : 1327 - 1334