Novel instructions and their hardware architecture for video signal processing

被引:5
|
作者
Kim, SD [1 ]
Lee, JH [1 ]
Yang, JM [1 ]
Sunwoo, MH [1 ]
Oh, SK [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443749, South Korea
关键词
D O I
10.1109/ISCAS.2005.1465339
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
H.264/AVC adopts new features compared with previous multimedia algorithms. It is inefficient to implement some of the new blocks using existing DSP instructions. Hence, new instructions are required to implement H.264/AVC. This paper proposes novel instructions for intra-prediction, in-loop deblocking filter, entropy coding and integer transform. Performance comparisons show that the required computation cycles for the in-loop deblocking filter can be reduced about 20 similar to 25%.This paper also proposes new instructions for the integer transform. The proposed instructions can execute one dimension forward/inverse integer transform. The integer transform can be implemented using much smaller hardware size than existing DSPs.
引用
收藏
页码:3323 / 3326
页数:4
相关论文
共 50 条
  • [1] Researching of Video Signal Processing Base on Hardware Encoder
    Ye, Zhiquan
    Ye, Xien
    2009 INTERNATIONAL CONFERENCE ON INTELLIGENT HUMAN-MACHINE SYSTEMS AND CYBERNETICS, VOL 1, PROCEEDINGS, 2009, : 355 - 358
  • [2] The Hardware Architecture and Device for Accurate Time Signal Processing
    Dostal, Jiri
    Smotlacha, Vladimir
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [3] Video Codec Framework (VCF): Novel Firmware Architecture for Video Hardware
    Mody, Mihir
    2014 TWENTIETH NATIONAL CONFERENCE ON COMMUNICATIONS (NCC), 2014,
  • [4] Reconfigurable signal processing and hardware architecture for broadband wireless communications
    Liang Y.-C.
    Naveen S.
    Pilakkat S.K.
    Marath A.K.
    EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 323 - 332
  • [5] A Novel and Efficient Hardware Accelerator Architecture for Signal Normalization
    George, Gibin Chacko
    Moitra, Abhishek
    Caculo, Sriyash
    Prince, A. Amalin
    Buch, J. J. U.
    Pathak, Surya K.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (05) : 2425 - 2441
  • [6] A Novel and Efficient Hardware Accelerator Architecture for Signal Normalization
    Gibin Chacko George
    Abhishek Moitra
    Sriyash Caculo
    A. Amalin Prince
    J. J. U. Buch
    Surya K. Pathak
    Circuits, Systems, and Signal Processing, 2020, 39 : 2425 - 2441
  • [7] Scalable hardware and software architecture for radar signal processing system
    Nalecz, M
    Kulpa, K
    Piatek, A
    Wojdolowicz, G
    RADAR 97, 1997, (449): : 720 - 724
  • [8] High Performance Hardware Architecture of Linear Filters for Intelligent Video Processing
    Chen, Tse-Wei
    Chien, Shao-Yi
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2008, 9TH PACIFIC RIM CONFERENCE ON MULTIMEDIA, 2008, 5353 : 834 - +
  • [9] Hardware Architecture Design and Implementation for FMCW Radar Signal Processing Algorithm
    Eugin, Hyun
    Lee, Jonghun
    PROCEEDINGS OF THE 2014 CONFERENCE ON DESIGN AND ARCHITECTURES FOR SIGNAL AND IMAGE PROCESSING, 2014,
  • [10] A novel video signal processor with reconfigurable pipelined architecture
    Lai, YK
    Chen, LG
    Chiang, MC
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 73 - 76