VLSI Design a Four Quadrant Analog Voltage-Mode Multiplier and Its Application

被引:0
|
作者
Tijare, Ankita [1 ]
Dalchole, Pravin [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Nagpur, Maharashtra, India
关键词
Voltage Mode; Multiplier; Low power;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new CMOS voltage-mode Four-quadrant analog Multiplier is proposed and analyzed. By applying inputs signals to set of complementary diode pair connection & to that of voltage difference circuit. The circuit is formed by cascading the complementary diode pair connection with the voltage difference circuit. Based on the proposed multiplier circuit, a low voltage high performance CMOS four quadrant analog multiplier is designed and fabricated by using 0.35micron technology. The measured 3dB bandwidth is 15 MHz Simple structure, low-voltage, low power, and high performance makes the proposed multiplier quite feasible in many applications.
引用
下载
收藏
页码:50 / 54
页数:5
相关论文
共 50 条
  • [1] CMOS voltage-mode analog multiplier
    Boonchu, Boonchai
    Surakampontorn, Wanlop
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1989 - 1992
  • [2] Voltage Differencing Buffered Amplifier based Voltage Mode Four Quadrant Analog Multiplier and its Applications
    Gupta, P.
    Pandey, R.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2019, 32 (04): : 528 - 535
  • [3] Ultra-low voltage and low-power voltage-mode DTMOS-based four-quadrant analog multiplier
    Babacan, Yunus
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (01) : 39 - 45
  • [4] Ultra-low voltage and low-power voltage-mode DTMOS-based four-quadrant analog multiplier
    Yunus Babacan
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 39 - 45
  • [5] A design of four-quadrant analog multiplier
    Dejhan, K
    Prommee, P
    Tiamvorratat, W
    Mitatha, S
    Chaisayun, I
    IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 29 - 32
  • [6] Voltage-mode ultra-low power four quadrant multiplier using subthreshold PMOS
    Xin, Xin
    Cai, Jueping
    Xie, Ruilian
    Wang, Peng
    IEICE ELECTRONICS EXPRESS, 2017, 14 (06):
  • [7] Design of a low-voltage BiCMOS four-quadrant analog multiplier
    Guan, Hui
    Tang, Yusheng
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2000, 20 (03): : 270 - 275
  • [8] A new cascadable CMOS voltage squarer circuit and its application: Four-quadrant analog multiplier
    Yuce, Erkan
    Yucel, Firat
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2014, 21 (04) : 351 - 357
  • [9] Low-voltage MOS linear transconductor/squarer and four-quadrant multiplier for analog VLSI
    Demosthenous, A
    Panovic, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09) : 1721 - 1731
  • [10] Low-voltage four-quadrant analog multiplier
    Motamed, A
    Hwang, C
    Ismail, M
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 273 - 276