A new cascadable CMOS voltage squarer circuit and its application: Four-quadrant analog multiplier

被引:0
|
作者
Yuce, Erkan [1 ]
Yucel, Firat [2 ]
机构
[1] Pamukkale Univ, Fac Engn, Dept Elect & Elect Engn, Denizli, Turkey
[2] Akdeniz Univ, Dept Informat, TR-07059 Antalya, Turkey
关键词
CMOS; Voltage squarer circuit; Four-quadrant analog multiplier;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new cascadable CMOS based voltage squarer circuit having voltage input/current output and its analog four-quadrant multiplier application are presented. The proposed structure has high input impedance and high output impedance; thus, it can be easily connected to other circuits without requiring any extra buffers. Moreover, its two symmetrical bias voltages have high input impedances; accordingly, bias voltages can be easily connected without requiring additional circuits. Another advantage of the proposed circuit is its low power consumption. It consists of only six MOS transistors. However, it needs several active component matching constraints. Some SPICE simulation and experimental test results are included to confirm the proposed theory.
引用
收藏
页码:351 / 357
页数:7
相关论文
共 50 条
  • [1] New CMOS four-quadrant multiplier and squarer circuits
    Liu, SI
    Chang, CC
    Hwang, YS
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (03) : 257 - 263
  • [2] New CMOS four-quadrant multiplier and squarer circuits
    Liu, Shen-Iuan
    Chang, Cheng-Chieh
    Hwang, Yuh-Shyan
    [J]. 1996, Kluwer Academic Publishers, Dordrecht, Netherlands (09)
  • [3] FOUR-QUADRANT CMOS ANALOG MULTIPLIER BASED ON NEW CURRENT SQUARER CIRCUIT WITH HIGH-SPEED
    Naderi, A.
    Mojarrad, H.
    Ghasemzadeh, H.
    Khoei, A.
    Hadidi, K. H.
    [J]. EUROCON 2009: INTERNATIONAL IEEE CONFERENCE DEVOTED TO THE 150 ANNIVERSARY OF ALEXANDER S. POPOV, VOLS 1- 4, PROCEEDINGS, 2009, : 282 - 286
  • [4] CMOS design of a four-quadrant multiplier based on a novel squarer circuit
    Beyraghi, Naser
    Khoei, Abdollah
    Hadidi, Khayrollah
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (03) : 473 - 481
  • [5] CMOS design of a four-quadrant multiplier based on a novel squarer circuit
    Naser Beyraghi
    Abdollah Khoei
    Khayrollah Hadidi
    [J]. Analog Integrated Circuits and Signal Processing, 2014, 80 : 473 - 481
  • [6] A symmetric complementary structure for RF CMOS analog squarer and four-quadrant analog multiplier
    Li, SC
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 23 (02) : 103 - 115
  • [7] A Symmetric Complementary Structure for RF CMOS Analog Squarer and Four-Quadrant Analog Multiplier
    Simon Cimin Li
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 23 : 103 - 115
  • [8] A low voltage supply four-quadrant analog multiplier circuit
    Sakul, Chalwat
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION IN COMMUNICATION, 2009, : 258 - 261
  • [9] A low voltage supply four-quadrant analog multiplier circuit
    Sakul, Chaiwat
    Pongthana, Kajornsak
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 292 - +
  • [10] Analog CMOS four-quadrant multiplier and divider
    Vlassis, S
    Siskos, S
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 383 - 386