Algorithm-based low-power transform coding architectures: The multirate approach

被引:3
|
作者
Wu, AY [1 ]
Liu, KJR
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli 32054, Taiwan
[2] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
基金
美国国家科学基金会;
关键词
discrete cosine transform; extended lapped transform; finite-precision analysis; low-power CMOS design; modulated lapped transform; multirate processing;
D O I
10.1109/92.736144
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In most low-power VLSI designs, the supply voltage is usually reduced to lower the total power consumption. However, the device speed will be degraded as the supply voltage goes down. In this paper, we propose new algorithmic-level techniques to compensate the increased delays based on the multirate approach. We apply the technique of polyphase decomposition to design low-power transform coding architectures, in which the transform coefficients are computed through decimated low-speed input sequences. Since the operating frequency is M-times slower than the original design while the system throughput rate is still maintained, the speed penalty can be compensated at the architectural level. We start with the design of low-power multirate discrete cosine transform (DCT)/inverse discrete cosine transform (IDCT) VLSI architectures. Then the multirate low-power design is extended to the modulated lapped transform (MLT), extended lapped transform (ELT), and a unified low-power transform coding architecture. Finally, we perform finite-precision analysis for the multirate DCT architectures. The analytical results can help us to choose the optimal wordlength for each DCT channel under required signal-to-noise ratio (SNR) constraint, which can further reduce the power consumption at the circuit level. The proposed multirate architectures can also be applied to very high-speed block discrete transforms in which only low-speed operators are required.
引用
收藏
页码:707 / 718
页数:12
相关论文
共 50 条
  • [1] Low-power subband coding algorithm
    Farag, EN
    Elmasry, MI
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 2116 - 2119
  • [2] Low-power bus transform coding for multilevel signals
    Rokhani, Fakhrul Zaman
    Sobelman, Gerald E.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1272 - +
  • [3] Algorithm-based low-power and high-performance multimedia signal processing
    Univ of Maryland, College Park, United States
    Proc IEEE, 6 (1155-1202):
  • [4] Algorithm-based low-power and high-performance multimedia signal processing
    Liu, KJR
    Wu, AY
    Raghupathy, A
    Chen, J
    PROCEEDINGS OF THE IEEE, 1998, 86 (06) : 1155 - 1202
  • [5] High-Level Synthesis Implementation of Transform-Exempted SATD Architectures for Low-Power Video Coding
    Partanen, Tero
    Lemmetti, Ari
    Sjovall, Panu
    Vanne, Jarno
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [6] A novel algorithm for low-power image and video coding
    Masselos, K
    Merakos, P
    Stouraitis, T
    Goutis, CE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (03) : 258 - 263
  • [7] Low-power design methodology for DSP systems using multirate approach
    Wu, AY
    Liu, KJR
    Zhang, ZY
    Nakajima, K
    Raghupathy, A
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 292 - 295
  • [8] Cost-effective low-power architectures of video coding systems
    Chen, J
    Liu, KJR
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 153 - 156
  • [9] Modified algorithm for low-power image coding and decoding
    Zhao, C.J.
    Pang, C.Y.
    Zhu, W.L.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2001, 23 (07):
  • [10] Cost-effective low-power architectures of video coding systems
    Chen, Jie
    Liu, K.J.Ray
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1