Challenges of Wafer-Scale Integration of 2D Semiconductors for High-Performance Transistor Circuits

被引:33
|
作者
Schram, Tom [1 ]
Sutar, Surajit [1 ]
Radu, Iuliana [1 ]
Asselberghs, Inge [1 ]
机构
[1] IMEC, Kapeldreef 75, B-7001 Heverlee, Belgium
关键词
integration; MoS; (2); MX; transition metal dichalcogenides; wafer-scale; WS; ATOMIC LAYER DEPOSITION; 2-DIMENSIONAL MATERIALS; MOS2; WSE2; WS2; RESISTANCE; CONTACT; METAL;
D O I
10.1002/adma.202109796
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Large-area 2D-material-based devices may find applications as sensor or photonics devices or can be incorporated in the back end of line (BEOL) to provide additional functionality. The introduction of highly scaled 2D-based circuits for high-performance logic applications in production is projected to be implemented after the Si-sheet-based CFET devices. Here, a view on the requirements needed for full wafer integration of aggressively scaled 2D-based logic circuits, the status of developments, and the definition of the gaps to be bridged is provided. Today, typical test vehicles for 2D devices are single-sheet devices fully integrated in a lab environment, but transfer to a more scaled device in a fab environment has been demonstrated. This work reviews the status of the module development, including considerations for setting up fab-compatible process routes for single-sheet devices. While further development on key modules is still required, substantial progress is made for MX2 channel growth, high-k dielectric deposition, and contact engineering. Finally, the process requirements for building ultra-scaled stacked nanosheets are also reflected on.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Pass-Transistor Logic Circuits Based on Wafer-Scale 2D Semiconductors
    Wang, Xinyu
    Chen, Xinyu
    Ma, Jingyi
    Gou, Saifei
    Guo, Xiaojiao
    Tong, Ling
    Zhu, Junqiang
    Xia, Yin
    Wang, Die
    Sheng, Chuming
    Chen, Honglei
    Sun, Zhengzong
    Ma, Shunli
    Riaud, Antoine
    Xu, Zihan
    Cong, Chunxiao
    Qiu, Zhijun
    Zhou, Peng
    Xie, Yufeng
    Bian, Lifeng
    Bao, Wenzhong
    ADVANCED MATERIALS, 2022, 34 (48)
  • [2] Wafer-scale 3D Integration of 2D Materials
    Das, Saptarshi
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [3] Wafer-scale integration of layered 2D materials by adhesive wafer bonding
    Quellmalz, Arne
    Sawallich, Simon
    Prechtl, Maximilian
    Hartwig, Oliver
    Duesberg, Georg S.
    Lemme, Max C.
    Niklaus, Frank
    Gylfason, Kristinn B.
    2D PHOTONIC MATERIALS AND DEVICES V, 2022, 12003
  • [4] Wafer-Scale Growth of Single-Crystal 2D Semiconductor on Perovskite Oxides for High-Performance Transistors
    Tan, Congwei
    Tang, Min
    Wu, Jinxiong
    Liu, Yinan
    Li, Tianran
    Liang, Yan
    Deng, Bing
    Tan, Zhenjun
    Tu, Teng
    Zhang, Yichi
    Liu, Cong
    Chen, Jian-Hao
    Wang, Yong
    Peng, Hailin
    NANO LETTERS, 2019, 19 (03) : 2148 - 2153
  • [5] A WAFER-SCALE THINNING PROCESS FOR HIGH-PERFORMANCE SILICON DEVICES
    HUANG, CM
    KOSICKI, BB
    BURKE, BE
    ANDERSON, AC
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (08) : C377 - C377
  • [6] Wafer-Scale Nanopatterning and Translation into High-Performance Piezoelectric Nanowires
    Nguyen, Thanh D.
    Nagarah, John M.
    Qi, Yi
    Nonnenmann, Stephen S.
    Morozov, Anatoli V.
    Li, Simonne
    Arnold, Craig B.
    McAlpine, Michael C.
    NANO LETTERS, 2010, 10 (11) : 4595 - 4599
  • [7] High-performance heterojunctions based on 2D semiconductors
    Huang, Mingqiang
    Xiong, Xiong
    Wu, Yanqing
    2018 18TH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2018, : 120 - 121
  • [8] Layer-controlled epitaxy of 2D semiconductors: bridging nanoscale phenomena to wafer-scale uniformity
    Chiappe, Daniele
    Ludwig, Jonathan
    Leonhardt, Alessandra
    El Kazzi, Salim
    Mehta, Ankit Nalin
    Nuytten, Thomas
    Celano, Umberto
    Sutar, Surajit
    Pourtois, Geoffrey
    Caymax, Matty
    Paredis, Kristof
    Vandervorst, Wilfried
    Lin, Dennis
    De Gendt, Stefan
    Barla, Kathy
    Huyghebaert, Cedric
    Asselberghs, Inge
    Radu, Iuliana
    NANOTECHNOLOGY, 2018, 29 (42)
  • [9] Wafer-scale and environmentally-friendly deposition methodology for extremely uniform, high-performance transistor arrays with an ultra-low amount of polymer semiconductors
    Cho, Jangwhan
    Ko, Yeongun
    Cheon, Kwang Hee
    Yun, Hui-Jun
    Lee, Han-Koo
    Kwon, Soon-Ki
    Kim, Yun-Hi
    Chang, Suk Tai
    Chung, Dae Sung
    JOURNAL OF MATERIALS CHEMISTRY C, 2015, 3 (12) : 2817 - 2822
  • [10] SPICE Modeling and Simulation of High-Performance Wafer-Scale MoS2 Transistors
    Yao, Yuting
    Li, Manxin
    Wu, Tianxiang
    Xu, Hu
    Ma, Shunli
    Bao, Wenzhong
    Ren, Junyan
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,