Challenges of Wafer-Scale Integration of 2D Semiconductors for High-Performance Transistor Circuits

被引:33
|
作者
Schram, Tom [1 ]
Sutar, Surajit [1 ]
Radu, Iuliana [1 ]
Asselberghs, Inge [1 ]
机构
[1] IMEC, Kapeldreef 75, B-7001 Heverlee, Belgium
关键词
integration; MoS; (2); MX; transition metal dichalcogenides; wafer-scale; WS; ATOMIC LAYER DEPOSITION; 2-DIMENSIONAL MATERIALS; MOS2; WSE2; WS2; RESISTANCE; CONTACT; METAL;
D O I
10.1002/adma.202109796
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Large-area 2D-material-based devices may find applications as sensor or photonics devices or can be incorporated in the back end of line (BEOL) to provide additional functionality. The introduction of highly scaled 2D-based circuits for high-performance logic applications in production is projected to be implemented after the Si-sheet-based CFET devices. Here, a view on the requirements needed for full wafer integration of aggressively scaled 2D-based logic circuits, the status of developments, and the definition of the gaps to be bridged is provided. Today, typical test vehicles for 2D devices are single-sheet devices fully integrated in a lab environment, but transfer to a more scaled device in a fab environment has been demonstrated. This work reviews the status of the module development, including considerations for setting up fab-compatible process routes for single-sheet devices. While further development on key modules is still required, substantial progress is made for MX2 channel growth, high-k dielectric deposition, and contact engineering. Finally, the process requirements for building ultra-scaled stacked nanosheets are also reflected on.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Wafer-scale functional circuits based on two dimensional semiconductors with fabrication optimized by machine learning
    Chen, Xinyu
    Xie, Yufeng
    Sheng, Yaochen
    Tang, Hongwei
    Wang, Zeming
    Wang, Yu
    Wang, Yin
    Liao, Fuyou
    Ma, Jingyi
    Guo, Xiaojiao
    Tong, Ling
    Liu, Hanqi
    Liu, Hao
    Wu, Tianxiang
    Cao, Jiaxin
    Bu, Sitong
    Shen, Hui
    Bai, Fuyu
    Huang, Daming
    Deng, Jianan
    Riaud, Antoine
    Xu, Zihan
    Wu, Chenjian
    Xing, Shiwei
    Lu, Ye
    Ma, Shunli
    Sun, Zhengzong
    Xue, Zhongyin
    Di, Zengfeng
    Gong, Xiao
    Zhang, David Wei
    Zhou, Peng
    Wan, Jing
    Bao, Wenzhong
    NATURE COMMUNICATIONS, 2021, 12 (01)
  • [32] Toward the Assembly of 2D Tunable Crystal Patterns of Spherical Colloids on a Wafer-Scale
    Sotthewes, Kai
    Roozendaal, Gijs
    Sutka, Andris
    Jimidar, Ignaas S. M.
    ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (09) : 12007 - 12017
  • [33] Wafer-scale GaN HEMT performance enhancement by diamond substrate integration
    Via, G. D.
    Felbinger, J. G.
    Blevins, J.
    Chabak, K.
    Jessen, G.
    Gillespie, J.
    Fitch, R.
    Crespo, A.
    Sutherlin, K.
    Poling, B.
    Tetlak, S.
    Gilbert, R.
    Cooper, T.
    Baranyai, R.
    Pomeroy, J. W.
    Kuball, M.
    Maurer, J. J.
    Bar-Cohen, A.
    PHYSICA STATUS SOLIDI C: CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 11, NO 3-4, 2014, 11 (3-4): : 871 - 874
  • [34] Wafer-scale high-κ dielectrics for two-dimensional circuits via van der Waals integration
    Lu, Zheyi
    Chen, Yang
    Dang, Weiqi
    Kong, Lingan
    Tao, Quanyang
    Ma, Likuan
    Lu, Donglin
    Liu, Liting
    Li, Wanying
    Li, Zhiwei
    Liu, Xiao
    Wang, Yiliu
    Duan, Xidong
    Liao, Lei
    Liu, Yuan
    NATURE COMMUNICATIONS, 2023, 14 (01)
  • [35] Wafer-scale high-κ dielectrics for two-dimensional circuits via van der Waals integration
    Zheyi Lu
    Yang Chen
    Weiqi Dang
    Lingan Kong
    Quanyang Tao
    Likuan Ma
    Donglin Lu
    Liting Liu
    Wanying Li
    Zhiwei Li
    Xiao Liu
    Yiliu Wang
    Xidong Duan
    Lei Liao
    Yuan Liu
    Nature Communications, 14
  • [36] High-Density Wafer-Scale 3-D Silicon-Photonic Integrated Circuits
    Zhang, Yu
    Ling, Yi-Chun
    Zhang, Yichi
    Shan, Kuanping
    Ben Yoo, S. J.
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2018, 24 (06)
  • [37] A computational framework for guiding the MOCVD-growth of wafer-scale 2D materials
    Kasra Momeni
    Yanzhou Ji
    Nadire Nayir
    Nuruzzaman Sakib
    Haoyue Zhu
    Shiddartha Paul
    Tanushree H. Choudhury
    Sara Neshani
    Adri C. T. van Duin
    Joan M. Redwing
    Long-Qing Chen
    npj Computational Materials, 8
  • [38] Vertically Stacked CVD-Grown 2D Heterostructure for Wafer-Scale Electronics
    Kim, Seongchan
    Kim, Young Chan
    Choi, Young Jin
    Woo, Hwi Je
    Song, Young Jae
    Kang, Moon Sung
    Lee, Changgu
    Cho, Jeong Ho
    ACS APPLIED MATERIALS & INTERFACES, 2019, 11 (38) : 35444 - 35450
  • [39] Layer-Dependent Dielectric Function of Wafer-Scale 2D MoS2
    Song, Baokun
    Gu, Honggang
    Fang, Mingsheng
    Chen, Xiuguo
    Jiang, Hao
    Wang, Renyan
    Zhai, Tianyou
    Ho, Yen-Teng
    Liu, Shiyuan
    ADVANCED OPTICAL MATERIALS, 2019, 7 (02)
  • [40] A computational framework for guiding the MOCVD-growth of wafer-scale 2D materials
    Momeni, Kasra
    Ji, Yanzhou
    Nayir, Nadire
    Sakib, Nurruzaman
    Zhu, Haoyue
    Paul, Shiddartha
    Choudhury, Tanushree H.
    Neshani, Sara
    van Duin, Adri C. T.
    Redwing, Joan M.
    Chen, Long-Qing
    NPJ COMPUTATIONAL MATERIALS, 2022, 8 (01)