Vertically Stacked CVD-Grown 2D Heterostructure for Wafer-Scale Electronics

被引:25
|
作者
Kim, Seongchan [1 ]
Kim, Young Chan [1 ]
Choi, Young Jin [1 ]
Woo, Hwi Je [1 ]
Song, Young Jae [1 ,2 ]
Kang, Moon Sung [4 ]
Lee, Changgu [1 ,3 ]
Cho, Jeong Ho [5 ]
机构
[1] Sungkyunkwan Univ, SKKU Adv Inst Nanotechnol SAINT, Suwon 440746, South Korea
[2] Sungkyunkwan Univ, Dept Phys, Suwon 440746, South Korea
[3] Sungkyunkwan Univ, Sch Mech Engn, Suwon 440746, South Korea
[4] Sogang Univ, Dept Chem & Biomol Engn, Seoul 04107, South Korea
[5] Yonsei Univ, Dept Chem & Biomol Engn, Seoul 03722, South Korea
基金
新加坡国家研究基金会;
关键词
graphene; vertical transistor; chemical vapor deposition; Schottky barrier; work-function tunability; CHEMICAL-VAPOR-DEPOSITION; MOS2 ATOMIC LAYERS; LARGE-AREA; THIN-FILM; 2-DIMENSIONAL MATERIALS; GRAPHENE; TRANSISTORS; MONOLAYER; BARRIER; PHOTODETECTORS;
D O I
10.1021/acsami.9b11206
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper demonstrates, for the first time, wafer-scale graphene/MoS2 heterostructures prepared by chemical vapor deposition (CVD) and their application in vertical transistors and logic gates. A CVD-grown bulk MoS2 layer is utilized as the vertical channel, whereas CVD-grown monolayer graphene is used as the tunable work-function electrode. The short vertical channel of the transistor is formed by sandwiching bulk MoS2 between the bottom indium tin oxide (ITO, drain electrode) and the top graphene (source electrode). The electron injection barriers at the graphene-MoS2 junction and ITO-MoS2 junction are modulated effectively through variation of the Schottky barrier height and its effective barrier width, respectively, because of the work- function tunability of the graphene electrode. The resulting vertical transistor with the CVD-grown MoS2/graphene heterostructure exhibits a current density exceeding 7 A/cm(2), a subthreshold swing of 410 mV/dec, and an on-off current ratio exceeding 10(3). The large-area synthesis, transfer, and patterning processes of both semiconducting MoS2 and metallic graphene facilitate construction of a wafer-scale array of transistors and logic gates such as NOT, NAND, and NOR.
引用
收藏
页码:35444 / 35450
页数:7
相关论文
共 50 条
  • [1] Wafer-Scale PLD-Grown High-κ GCZO Dielectrics for 2D Electronics
    Yu, Jing
    Gao, Guoyun
    Han, Wei
    Wei, Changting
    Wang, Yueyang
    Lin, Tianxiang
    Zhang, Tianyu
    Zheng, Zhi
    Ki, Dong-Keun
    Zhang, Hongyuan
    Ng, Man Ho
    Liu, Hang
    Wang, Shuangpeng
    Wang, Hao
    Ling, Francis Chi-Chung
    ADVANCED ELECTRONIC MATERIALS, 2022, 8 (12)
  • [2] Wafer-scale fabrication of transistors using CVD-grown graphene and its application to inverter circuit
    Nakaharai, Shu
    Iijima, Tomohiko
    Ogawa, Shinichi
    Yagi, Katsunori
    Harada, Naoki
    Hayashi, Kenjiro
    Kondo, Daiyu
    Takahashi, Makoto
    Li, Songlin
    Tsukagoshi, Kazuhito
    Sato, Shintaro
    Yokoyama, Naoki
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [3] Aligned 2D carbon nanotube liquid crystals for wafer-scale electronics
    Jinkins, Katherine R.
    Foradori, Sean M.
    Saraswat, Vivek
    Jacobberger, Robert M.
    Dwyer, Jonathan H.
    Gopalan, Padma
    Berson, Arganthael
    Arnold, Michael S.
    SCIENCE ADVANCES, 2021, 7 (37)
  • [4] CVD-Grown 2D Nonlayered NiSe as a Broadband Photodetector
    Liang, Fang
    Zhan, Liangliang
    Guo, Tianyu
    Wu, Xing
    Chu, Junhao
    MICROMACHINES, 2021, 12 (09)
  • [5] All-Inkjet-Printed Vertical Heterostructure for Wafer-Scale Electronics
    Lim, Dong Un
    Choi, Seungbeom
    Kim, Seongchan
    Choi, Young Jin
    Lee, Sungjoo
    Kang, Moon Sung
    Kim, Yong-Hoon
    Cho, Jeong Ho
    ACS NANO, 2019, 13 (07) : 8213 - 8221
  • [6] Vertically stacked RF switches by wafer-scale three-dimensional integration
    Chen, C. L.
    Chen, C. K.
    Yost, D. -R.
    Knecht, J. M.
    ELECTRONICS LETTERS, 2012, 48 (10) : 597 - U92
  • [7] Wafer-scale 3D Integration of 2D Materials
    Das, Saptarshi
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [8] Polarization-dependent anisotropic Raman response of CVD-grown vertically stacked MoS2 layers
    Kim, Hanul
    Ko, Hayoung
    Kim, Soo Min
    Rho, Heesuk
    JOURNAL OF RAMAN SPECTROSCOPY, 2020, 51 (05) : 774 - 780
  • [9] Wafer-scale integration of layered 2D materials by adhesive wafer bonding
    Quellmalz, Arne
    Sawallich, Simon
    Prechtl, Maximilian
    Hartwig, Oliver
    Duesberg, Georg S.
    Lemme, Max C.
    Niklaus, Frank
    Gylfason, Kristinn B.
    2D PHOTONIC MATERIALS AND DEVICES V, 2022, 12003
  • [10] CVD-grown 2D molybdenum diselenide: Morphology, spectroscopic and mechanical characterization
    Sial, M. Naeem
    Usman, Muhammad
    Moghaddam, Atefeh Nemati
    Channa, Ali Imran
    Yu, Yanan
    Qing, Fangzhu
    Ji, Haining
    JOURNAL OF ALLOYS AND COMPOUNDS, 2019, 803 : 795 - 803