Dry Etch Process Effects on Cu/low-k Dielectric Reliability for Advanced CMOS Technologies

被引:2
|
作者
Zhou, Jun-Qing [1 ]
Sun, Wu [2 ]
Zhang, Hai-Yang [1 ]
Hu, Min-Da [1 ]
Li, Fan [1 ]
Song, Xing-Hua [1 ]
Chang, Shih-Mou [1 ]
Lee, Kwok-Fung [1 ]
机构
[1] Semicond Mfg Int Corp, Pudong New Area, 18 Zhang Jiang Rd, Shanghai 201203, Peoples R China
[2] Semicond Mfg Int Corp, BDA, Beijing 100176, Peoples R China
关键词
D O I
10.1149/1.3567600
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Cu and low-k dielectric based back-end-of-the-line (BEOL) interconnects is indispensable in advanced CMOS technologies for its significant improvement of chip resistance-capacitance (RC) delay. In this paper, we investigate the effects of dry etch process on the reliability of copper interconnects such as electromigration (EM), time dependent dielectric breakdown (TDDB) and stress migration (SM). Both the via height of its vertical part and the bevel profile of via isolation in dual damascene (DD) structure are detected to remarkably impact the final EM performance. Main contributors for TDDB include the low-k sidewall damage from ash, the interface necking right after the diluted HF (DHF) wet owing to insufficient sidewall passivation and the bowling profile from non-optimized integration process. EM enhancement related profiles are usually associated with smaller line top critical dimension (CD). This might degrade TDDB performance. We proposed the optimized etch method to address this tradeoff issue. SM performance is normally defined by the mechanical and thermal properties of copper interface in DD structure. It can also be improved in etch process by post etch scheme such as N-2/H-2 treatment from the point view of polymer residue removal and copper interface repair.
引用
收藏
页码:335 / 341
页数:7
相关论文
共 50 条
  • [21] Test structure design for precise understanding of Cu/low-k dielectric reliability
    Tan, T. L.
    Gan, C. L.
    Du, A. -Y.
    Cheng, C. K.
    Ng, C. M.
    Chan, L.
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 632 - +
  • [22] Moisture Impact on Dielectric Reliability in Low-k Dielectric Materials
    Lee, Ki-Don
    Yuan, Quan
    Patel, Anuj
    Mai, Zack Tran
    Brown, Logan H.
    English, Steven
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [23] Electro-optical reliability characterization of advanced Cu/low-k interconnects
    Guedj, C
    Guillaumond, JF
    Mondon, F
    Arnaud, L
    Arnal, J
    Reinhold, J
    Torres, J
    2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, : 584 - 585
  • [24] Effects of dielectric liners on TDDB lifetime of a Cu/Low-k interconnect
    Tsui, TY
    Matz, P
    Willecke, R
    Zielinski, E
    Kim, T
    Haase, G
    McPherson, J
    Singh, A
    McKerrow, AJ
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 78 - 80
  • [25] Plasma treatment and dry etch characteristics of organic low-k dielectrics
    Wei, TC
    Liu, CH
    Shieh, JM
    Suen, SC
    Dai, BT
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (12B): : 7015 - 7018
  • [26] Photoresist characterization and wet strip after low-k dry etch
    Claes, M.
    Le, Q. T.
    Keldermans, J.
    Kesters, E.
    Lux, M.
    Franquet, A.
    Vereecke, G.
    Mertens, P. W.
    Frank, M. M.
    Carleer, R.
    Adriaensens, P.
    Vanderzande, D.
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES VIII, 2008, 134 : 325 - +
  • [27] Plasma treatment and dry etch characteristics of organic low-k dielectrics
    Wei, Ta-Chin
    Liu, Chi-Hung
    Shieh, Jia-Ming
    Suen, Shich-Chang
    Dai, Bau-Tong
    2000, (39):
  • [28] Effect of barrier process on electromigration reliability of Cu/porous low-k interconnects
    Pyun, Jung Woo
    Baek, Won-Chong
    Im, Jay
    Ho, Paul S.
    Smith, Larry
    Neuman, Kyle
    Pfeifer, Klaus
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (02)
  • [29] Electrical conduction and TDDB reliability characterization for low-k SiCO dielectric in Cu interconnects
    Wang, Robin C. J.
    Chang-Liao, K. S.
    Wang, T. K.
    Chang, M. N.
    Wang, C. S.
    Lin, C. H.
    Lee, C. C.
    Chiu, C. C.
    Wu, Kenneth
    THIN SOLID FILMS, 2008, 517 (03) : 1230 - 1233
  • [30] Dry etch and wet clean process characterization of ultra low-k (ULK) material Nanoglass®E
    Murthy, BR
    Chang, CK
    Ahilakrishnamoorthy
    Chen, YW
    Naman, A
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2004, 2004, 812 : 97 - 102