Dry Etch Process Effects on Cu/low-k Dielectric Reliability for Advanced CMOS Technologies

被引:2
|
作者
Zhou, Jun-Qing [1 ]
Sun, Wu [2 ]
Zhang, Hai-Yang [1 ]
Hu, Min-Da [1 ]
Li, Fan [1 ]
Song, Xing-Hua [1 ]
Chang, Shih-Mou [1 ]
Lee, Kwok-Fung [1 ]
机构
[1] Semicond Mfg Int Corp, Pudong New Area, 18 Zhang Jiang Rd, Shanghai 201203, Peoples R China
[2] Semicond Mfg Int Corp, BDA, Beijing 100176, Peoples R China
关键词
D O I
10.1149/1.3567600
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Cu and low-k dielectric based back-end-of-the-line (BEOL) interconnects is indispensable in advanced CMOS technologies for its significant improvement of chip resistance-capacitance (RC) delay. In this paper, we investigate the effects of dry etch process on the reliability of copper interconnects such as electromigration (EM), time dependent dielectric breakdown (TDDB) and stress migration (SM). Both the via height of its vertical part and the bevel profile of via isolation in dual damascene (DD) structure are detected to remarkably impact the final EM performance. Main contributors for TDDB include the low-k sidewall damage from ash, the interface necking right after the diluted HF (DHF) wet owing to insufficient sidewall passivation and the bowling profile from non-optimized integration process. EM enhancement related profiles are usually associated with smaller line top critical dimension (CD). This might degrade TDDB performance. We proposed the optimized etch method to address this tradeoff issue. SM performance is normally defined by the mechanical and thermal properties of copper interface in DD structure. It can also be improved in etch process by post etch scheme such as N-2/H-2 treatment from the point view of polymer residue removal and copper interface repair.
引用
收藏
页码:335 / 341
页数:7
相关论文
共 50 条
  • [31] Comprehensive reliability evaluation of a 90 mn CMOS technology with Cu/PECVD low-K BEOL
    Edelstein, D
    Rathore, H
    Davis, C
    Clevenger, L
    Cowley, A
    Nogami, T
    Agarwala, B
    Arai, S
    Carbone, A
    Chanda, K
    Chen, F
    Cohen, S
    Cote, W
    Cullinan, M
    Dalton, T
    Das, S
    Davis, P
    Demarest, J
    Dunn, D
    Dziobkowski, C
    Filippi, R
    Fitzsimmons, J
    Flaitz, P
    Gates, S
    Gill, J
    Grill, A
    Hawken, D
    Ida, K
    Klaus, D
    Klymko, N
    Lane, M
    Lane, S
    Lee, J
    Landers, W
    Li, WK
    Lin, YH
    Liniger, E
    Liu, XH
    Madan, A
    Malhotra, S
    Martin, J
    Molis, S
    Muzzy, C
    Nguyen, D
    Nguyen, S
    Ono, M
    Parks, C
    Questad, D
    Restaino, D
    Sakamoto, A
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 316 - 319
  • [32] Technology reliability qualification of a 65nm CMOS Cu/Low-k BEOL interconnect
    Chen, F.
    Li, B.
    Lee, T.
    Christiansen, C.
    Gill, J.
    Angyal, M.
    Shinosky, M.
    Burke, C.
    Hasting, W.
    Austin, R.
    Sullivan, T.
    Badami, D.
    Aitken, J.
    IPFA 2006: PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2006, : 97 - +
  • [33] Impact of fabrication process, layout variation and packaging process on Cu/Low-k interconnect reliability
    Karmarkar, Aditya
    Xu, Xiaopeng
    Pramanik, Dipu
    Lin, Xi-Wei
    Rollins, Greg
    Lin, Xiao
    MATERIALS, PROCESSES, INTEGRATION AND RELIABILITY IN ADVANCED INTERCONNECTS FOR MICRO- AND NANOELECTRONICS, 2007, 990 : 267 - 272
  • [34] Integration of Cu and low-k dielectrics:: effect of hard mask and dry etch on electrical performance of damascene structures
    Donaton, RA
    Coenegrachts, B
    Maenhoudt, M
    Pollentier, I
    Struyf, H
    Vanhaelemeersch, S
    Vos, I
    Meuris, M
    Fyen, W
    Beyer, G
    Tokei, Z
    Stucchi, M
    Vervoort, I
    De Roest, D
    Maex, K
    MICROELECTRONIC ENGINEERING, 2001, 55 (1-4) : 277 - 283
  • [35] Etch and strip induced material modification of porous low-k (k=2.2) dielectric
    Furukawa, Y
    Wolters, R
    Roosen, H
    Snijders, JHM
    Hoofman, R
    MICROELECTRONIC ENGINEERING, 2004, 76 (1-4) : 25 - 31
  • [36] Facing the challenge of designing for Cu/low-k reliability
    Van Driel, W. D.
    MICROELECTRONICS RELIABILITY, 2007, 47 (12) : 1969 - 1974
  • [37] Electrical Reliability Challenges of Advanced Low-k Dielectrics
    Wu, C.
    Li, Y.
    Baklanov, M. R.
    Croes, K.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2015, 4 (01) : N3065 - N3070
  • [38] Manipulating stress in Cu/low-k dielectric nanocomposites
    Murray, Conal E.
    Besser, Paul R.
    Ryan, E. Todd
    Jordan-Sweet, Jean L.
    APPLIED PHYSICS LETTERS, 2011, 98 (14)
  • [39] Effects of active atomic sinks and reservoirs on the reliability of Cu/low-k interconnects
    Wei, Frank L.
    Hau-Riege, Christine S.
    Marathe, Amit P.
    Thompson, Carl V.
    JOURNAL OF APPLIED PHYSICS, 2008, 103 (08)
  • [40] New Front Side Access Approach for Low-k Dielectric/Cu Technologies in Plastic Package
    Aubert, Amandine
    de Morais, Lionel Dantas
    Petremont, Stephanie
    Labat, Nathalie
    Fremont, Helene
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 256 - 261