A hybrid space vector modulation for the near-zero common-mode voltage and common-mode current mitigation in diode-clamped multilevel-inverter-fed induction motor drive

被引:8
|
作者
Selvaperumal, M. [1 ]
Kirubakaran, D. [2 ]
Bharatiraja, Chokkalingam [3 ]
机构
[1] Sathyabama Univ, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[2] St Josephs Inst Technol, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[3] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kanchipuram, India
关键词
common-mode voltage; diode-clamped multilevel inverters; motor drives; pulse width modulation; space vector modulation; ELIMINATION; REDUCTION; OSCILLATION; STRATEGY; DESIGN;
D O I
10.1002/2050-7038.12535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-level diode-clamped (DC) multilevel inverters (MLIs) and its pulse width modulations (PWMs) are studied widely due to its extensive rewards in industrial drives. These modulation schemes are mainly concentrated to mitigate the zero common-mode (CM) voltage (CMV) and CM current (CMC). Unfortunately, although achieving near-zero CMV, these conventional methods are inadequate to maintain the DC-link low-frequency neutral point voltage oscillations. Hence, bulky DC-link capacitors are used in DC-MLIs. In this article, a full CM voltage eliminated the modified space vector modulation (SVM) method by combining the three medium switching vectors ((MV)-V-3) with one zero vector and two medium switching vectors (M(2)ZV) is proposed. The hybridization of (MV)-V-3 + M(2)ZV uses the simple digital circuit to combine (MV)-V-3 and M(2)ZV, which creates near-zero CMV and CMC with an improved DC-link capacitor voltage balancing. The studies on the creation and effects of CMV and CMC are presented in detailed. Compared with the early reported full CMV elimination research works, the proposed method maintains the DC-link capacitors voltage balancing without compromising the complete elimination of the CMV. Depending on the reference vector modulation indices and DC-link capacitor voltages, the proposed method uses the mixture of both the (MV)-V-3 and M(2)ZV switching states. The nominated switching vectors keep the CMV and CMC near to zero with capacitor voltage fluctuation with 1.8%. The mathematical analysis of CMV and CMC, operating principles of (MV)-V-3 and M(2)ZV, and comparison of the proposed method with other reported methods are presented. The proposed hybrid SVM is compared with the other conventional SVM and multicarrier PWM control by MATLAB/Simulink simulations. Finally, laboratory-scale experimentations were developed with the support of Spartan-6 FPGA to test the conventional and proposed SVM method. The validated results confirmed the effectiveness of the proposed hybridization of (MV)-V-3 + M(2)ZV to maintain the zero CMV and DC-link balancing together.
引用
收藏
页数:24
相关论文
共 50 条
  • [21] Three-level inverter configuration with common-mode voltage elimination for induction motor drive
    Kanchan, RS
    Tekwani, PN
    Baiju, MR
    Gopakumar, K
    Pittet, A
    IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2005, 152 (02): : 261 - 270
  • [22] Common-Mode Voltage Reduction for Parallel CSC-Fed Motor Drives With Multilevel Modulation
    Ding, Li
    Quan, Zhongyi
    Li, Yun Wei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (08) : 6555 - 6566
  • [23] Hybrid Space Vector Pulse Width Modulation Synthesis to Minimize the Common-mode Voltage
    Janabi, Ameer
    Wang, Bingsen
    THIRTY-THIRD ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2018), 2018, : 872 - 879
  • [24] A Reduced Common-Mode Voltage Space Vector Modulation Method for Current Source Converters
    Shang, Jian
    Li, Yun Wei
    2013 TWENTY-EIGHTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2013), 2013, : 394 - 401
  • [25] Space Vector Modulation With Common-Mode Voltage Elimination and Switching Frequency Minimization for Multilevel Converters
    Sun, Qingle
    Sharkh, Suleiman M.
    Wang, Zhifu
    Wang, Zeshang
    Shi, Guobiao
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (07) : 7952 - 7967
  • [26] Common-mode voltage of hybrid multilevel high voltage inverter and its cancellation technology
    Sun, Xing-Tao
    Sun, Li
    Wu, Feng-Jiang
    Gaodianya Jishu/High Voltage Engineering, 2009, 35 (05): : 1150 - 1155
  • [27] Influence of motor cable on common-mode currents in an inverter-fed motor drive system
    Xie, Peng-kang
    Lu, Jia-zheng
    Chen, Guo-zhu
    Chen, Heng-lin
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2018, 19 (02) : 273 - 284
  • [28] Influence of motor cable on common-mode currents in an inverter-fed motor drive system
    Peng-kang Xie
    Jia-zheng Lu
    Guo-zhu Chen
    Heng-lin Chen
    Frontiers of Information Technology & Electronic Engineering, 2018, 19 : 273 - 284
  • [29] Current Controlled-Based Modulation Strategies for Common-Mode Voltage Mitigation in PWM Inverters-Fed AC Motor Drive Systems
    Hoseini, S. Kazem
    Adabi, Jafar
    Sheikholeslami, A.
    Nami, Alireza
    2012 15TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (EPE/PEMC), 2012,
  • [30] Common-Mode Voltage Reduction Method of PWM Current Source Inverter Modifying the Distribution of Zero Current Vector
    Takatsuka, Yushi
    Yamanaka, Katsutoshi
    Hara, Hidenori
    2013 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2013, : 3088 - 3093