A hybrid space vector modulation for the near-zero common-mode voltage and common-mode current mitigation in diode-clamped multilevel-inverter-fed induction motor drive

被引:8
|
作者
Selvaperumal, M. [1 ]
Kirubakaran, D. [2 ]
Bharatiraja, Chokkalingam [3 ]
机构
[1] Sathyabama Univ, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[2] St Josephs Inst Technol, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[3] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kanchipuram, India
关键词
common-mode voltage; diode-clamped multilevel inverters; motor drives; pulse width modulation; space vector modulation; ELIMINATION; REDUCTION; OSCILLATION; STRATEGY; DESIGN;
D O I
10.1002/2050-7038.12535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-level diode-clamped (DC) multilevel inverters (MLIs) and its pulse width modulations (PWMs) are studied widely due to its extensive rewards in industrial drives. These modulation schemes are mainly concentrated to mitigate the zero common-mode (CM) voltage (CMV) and CM current (CMC). Unfortunately, although achieving near-zero CMV, these conventional methods are inadequate to maintain the DC-link low-frequency neutral point voltage oscillations. Hence, bulky DC-link capacitors are used in DC-MLIs. In this article, a full CM voltage eliminated the modified space vector modulation (SVM) method by combining the three medium switching vectors ((MV)-V-3) with one zero vector and two medium switching vectors (M(2)ZV) is proposed. The hybridization of (MV)-V-3 + M(2)ZV uses the simple digital circuit to combine (MV)-V-3 and M(2)ZV, which creates near-zero CMV and CMC with an improved DC-link capacitor voltage balancing. The studies on the creation and effects of CMV and CMC are presented in detailed. Compared with the early reported full CMV elimination research works, the proposed method maintains the DC-link capacitors voltage balancing without compromising the complete elimination of the CMV. Depending on the reference vector modulation indices and DC-link capacitor voltages, the proposed method uses the mixture of both the (MV)-V-3 and M(2)ZV switching states. The nominated switching vectors keep the CMV and CMC near to zero with capacitor voltage fluctuation with 1.8%. The mathematical analysis of CMV and CMC, operating principles of (MV)-V-3 and M(2)ZV, and comparison of the proposed method with other reported methods are presented. The proposed hybrid SVM is compared with the other conventional SVM and multicarrier PWM control by MATLAB/Simulink simulations. Finally, laboratory-scale experimentations were developed with the support of Spartan-6 FPGA to test the conventional and proposed SVM method. The validated results confirmed the effectiveness of the proposed hybridization of (MV)-V-3 + M(2)ZV to maintain the zero CMV and DC-link balancing together.
引用
收藏
页数:24
相关论文
共 50 条
  • [1] Generalised approach for predictive control with common-mode voltage mitigation in multilevel diode-clamped converters
    Yaramasu, Venkata
    Wu, Bin
    Rivera, Marco
    Narimani, Mehdi
    Kouro, Samir
    Rodriguez, Jose
    IET POWER ELECTRONICS, 2015, 8 (08) : 1440 - 1450
  • [2] Common-Mode Voltage Attenuation of an Active Common-Mode Filter in a Motor Drive System Fed by a PWM Inverter
    Takahashi, Shotaro
    Ogasawara, Satoshi
    Takemoto, Masatsugu
    Orikawa, Koji
    Tamate, Michio
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (03) : 2721 - 2730
  • [3] Common-Mode Voltage Attenuation of an Active Common-Mode Filter in a Motor Drive System Fed by a PWM Inverter
    Takahashi, S.
    Ogasawara, S.
    Takemoto, M.
    Orikawa, K.
    Tamate, M.
    2017 20TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS), 2017,
  • [4] Trinary hybrid 81-level multilevel inverter for motor drive with zero common-mode voltage
    Liu, Yu
    Luo, Fang Lin
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) : 1014 - 1021
  • [5] Common-mode voltage mitigation of diode clamped three-level inverter
    Lü D.
    Xu H.
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2018, 38 (01): : 66 - 73
  • [6] Design of Passive Common-Mode Attenuation Methods for Inverter-Fed Induction Motor Drive With Reduced Common-Mode Voltage PWM Technique
    Jayaraman, Kalaiselvi
    Kumar, Manish
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (03) : 2861 - 2870
  • [7] Twelve-sided polygonal voltage space vector based multilevel inverter for an induction motor drive with common-mode voltage elimination
    Lakshminarayanan, Sanjay
    Mondal, Gopal
    Tekwani, P. N.
    Mohapatra, K. K.
    Gopakumar, K.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (05) : 2761 - 2768
  • [8] A Space Vector Based Zero Common-Mode Voltage Modulation Method for a Modular Multilevel Converter
    Zhang, Guozheng
    Wang, Shuo
    Li, Chen
    Li, Xinmin
    Gu, Xin
    WORLD ELECTRIC VEHICLE JOURNAL, 2023, 14 (02):
  • [9] A Space Vector Modulation Method for Common-Mode Voltage Reduction in Nested Neutral Point Clamped Inverter
    Tian, Kai
    Wu, Bin
    Narimani, Mehdi
    Xu, Dewei
    Cheng, Zhongyuan
    Zargari, Navid Reza
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 4541 - 4547
  • [10] Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter
    Renge, Mohan M.
    Suryawanshi, Hiralal M.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (07) : 2324 - 2331