Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter

被引:69
|
作者
Renge, Mohan M. [1 ]
Suryawanshi, Hiralal M. [2 ]
机构
[1] Priyadarshini Coll Engn, Dept Elect Engn, Nagpur 440019, Maharashtra, India
[2] Visvesvaraya Natl Inst Technol, Dept Elect Engn, Nagpur 440011, Maharashtra, India
关键词
Common-mode voltage (CMV); multilevel inverter; pulsewidth modulation (PWM); space-vector modulation (SVM); BEARING CURRENTS; CLAMPED INVERTER; 5-LEVEL INVERTER; PWM; ELIMINATION; SCHEME; CONVERTERS; ALGORITHM; STRATEGY;
D O I
10.1109/TIE.2009.2027247
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an approach to reduce common-mode voltage (CMV) at the output of multilevel inverter using 3-D space-vector modulation (SVM) is proposed. The 3-D SVM is superset of the traditional 2-D SVM, and thus, it inherits all the merits of traditional 2-D. A simple technique for the selection of switching states to constitute the reference vector is proposed here. The computational cost of the proposed technique is independent of voltage levels of inverter. This technique is easy to implement online in digital controller. The tradeoff between quality of output voltage and CMV is achieved in this paper. This paper realizes the implementation of 3-D SVM to reduce the CMV using a five-level diode-clamped inverter for a three-phase induction motor. Experimental and simulation results demonstrate the feasibility of the proposed technique.
引用
下载
收藏
页码:2324 / 2331
页数:8
相关论文
共 50 条
  • [1] Common-mode Voltage Suppression Technology of Multilevel Inverter Based on One-dimensional Space Vector Modulation
    Liu F.
    Wu X.
    Zhao Y.
    Liu J.
    Zhang P.
    Zhao Y.
    Wang J.
    Dianwang Jishu/Power System Technology, 2020, 44 (10): : 3972 - 3982
  • [2] A FAST SPACE-VECTOR ALGORITHM FOR COMMON-MODE VOLTAGE ELIMINATION IN MULTILEVEL CONVERTERS
    de Castro, Luis G. G. P.
    Correa, Mauricio B. R.
    Jacobina, Cursino B.
    2013 BRAZILIAN POWER ELECTRONICS CONFERENCE (COBEP), 2013, : 243 - 247
  • [3] Space Vector Modulation Scheme to Minimize Common-Mode Voltage generated by a Three-Phase Hybrid Multilevel Inverter
    Jappe, Tiago Kommers
    Mussa, Samir Ahmad
    Heldwein, Marcelo Lobo
    Caballero, Domingo Ruiz
    Castillo, Antonio
    PROCEEDINGS OF THE 2011-14TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE 2011), 2011,
  • [4] Operation of Four-Level ANPC Inverter Based on Space-Vector Modulation for Common-Mode Voltage Reduction
    Pribadi, Jonathan
    Park, Bumsu
    Lee, Dong-Choon
    2019 INTERNATIONAL SYMPOSIUM ON ELECTRICAL AND ELECTRONICS ENGINEERING (ISEE 2019), 2019, : 281 - 285
  • [5] A generalized three-dimensional space-vector modulation algorithm for multilevel converters
    Wang, Cui
    Tang, Xiongmin
    Feng, Qiangjian
    Chen, Sizhe
    Zhang, Yun
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2016, 31 (21): : 125 - 132
  • [6] Common-mode voltages of space-vector modulated matrix converters compared to three-level voltage source inverter
    Jussila, Matti
    Alahuhtala, Jamo
    Tuusa, Heikki
    2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 2983 - +
  • [7] Space-vector modulation algorithm for multilevel three-phase inverter
    Berestov, Vyacheslav M.
    EUROCON 2007: THE INTERNATIONAL CONFERENCE ON COMPUTER AS A TOOL, VOLS 1-6, 2007, : 2474 - 2482
  • [8] Research on space-vector modulation and common-mode voltage of four-leg matrix converter
    Xu, Hanwei
    Xu, Lie
    Li, Yongdong
    JOURNAL OF ENGINEERING-JOE, 2018, (13): : 558 - 564
  • [9] A Space-Vector Modulation Method for Common-Mode Voltage Reduction in Current-Source Converters
    Shang, Jian
    Li, Yun Wei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (01) : 374 - 385
  • [10] A space vector PWM scheme to reduce common mode voltage for a cascaded multilevel inverter
    Gupta, A. K.
    Khambadkone, A. M.
    2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 227 - +