Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter

被引:69
|
作者
Renge, Mohan M. [1 ]
Suryawanshi, Hiralal M. [2 ]
机构
[1] Priyadarshini Coll Engn, Dept Elect Engn, Nagpur 440019, Maharashtra, India
[2] Visvesvaraya Natl Inst Technol, Dept Elect Engn, Nagpur 440011, Maharashtra, India
关键词
Common-mode voltage (CMV); multilevel inverter; pulsewidth modulation (PWM); space-vector modulation (SVM); BEARING CURRENTS; CLAMPED INVERTER; 5-LEVEL INVERTER; PWM; ELIMINATION; SCHEME; CONVERTERS; ALGORITHM; STRATEGY;
D O I
10.1109/TIE.2009.2027247
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an approach to reduce common-mode voltage (CMV) at the output of multilevel inverter using 3-D space-vector modulation (SVM) is proposed. The 3-D SVM is superset of the traditional 2-D SVM, and thus, it inherits all the merits of traditional 2-D. A simple technique for the selection of switching states to constitute the reference vector is proposed here. The computational cost of the proposed technique is independent of voltage levels of inverter. This technique is easy to implement online in digital controller. The tradeoff between quality of output voltage and CMV is achieved in this paper. This paper realizes the implementation of 3-D SVM to reduce the CMV using a five-level diode-clamped inverter for a three-phase induction motor. Experimental and simulation results demonstrate the feasibility of the proposed technique.
引用
收藏
页码:2324 / 2331
页数:8
相关论文
共 50 条
  • [31] Multilevel inverter modulation schemes to eliminate common-mode voltages
    Zhang, HR
    von Jouanne, A
    Dai, SA
    Wallace, AK
    Wang, F
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2000, 36 (06) : 1645 - 1653
  • [32] Suppression method of inverter common-mode voltage based on virtual space vector over-modulation strategy
    Wang S.
    Yang S.
    Li Y.
    Xie Z.
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2022, 42 (03): : 76 - 81
  • [33] Twelve-sided polygonal voltage space vector based multilevel inverter for an induction motor drive with common-mode voltage elimination
    Lakshminarayanan, Sanjay
    Mondal, Gopal
    Tekwani, P. N.
    Mohapatra, K. K.
    Gopakumar, K.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (05) : 2761 - 2768
  • [34] Three-dimensional space-vector modulation algorithm for four-leg multilevel converters using abc coordinates
    Franquelo, LG
    Prats, MM
    Portillo, R
    Galvan, JIL
    Perales, MA
    Carrasco, JM
    Díez, EG
    Jiménez, JLM
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2006, 53 (02) : 458 - 466
  • [35] An alternative approach on three-dimensional space-vector modulation of three-phase inverters
    Rodríguez, P
    Pou, J
    Pindado, R
    Montanya, J
    Burgos, R
    Boroyevich, D
    2005 IEEE 36th Power Electronic Specialists Conference (PESC), Vols 1-3, 2005, : 822 - 828
  • [36] A Simple Novel Method to Reduce Common Mode Voltage in Space Vector Pulse Width Modulation Driving Three-Phase Inverter
    Lee, YongKeun
    Lee, JangHyeon
    Lee, JangWook
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 469 - 472
  • [37] Four-Leg Current-Source Inverter With a New Space Vector Modulation for Common-Mode Voltage Suppression
    Guo, Xiaoqiang
    Xu, David
    Wu, Bin
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2015, 62 (10) : 6003 - 6007
  • [38] Performance Analysis of Reduced Common-Mode Voltage Space Vector Modulation Techniques for Three-Phase Four-Leg Voltage-Source Inverter
    Hasanzad, Fardin
    Rastegar, Hasan
    Pichan, Mohammad
    9TH ANNUAL POWER ELECTRONICS, DRIVES SYSTEMS, AND TECHNOLOGIES CONFERENCE (PEDSTC2018), 2018, : 65 - 70
  • [39] Improved virtual space vector modulation for neutral point voltage oscillation and common-mode voltage reduction in neutral point clamped three-level inverter
    Fang, Junlong
    Wang, Guangya
    Li, Ran
    Liu, Siyuan
    Wang, Shuyu
    ARCHIVES OF ELECTRICAL ENGINEERING, 2021, 70 (01) : 203 - 218
  • [40] Space Vector Techniques for a Binary-Cascaded Multilevel Inverter Operating Under Reduced Common-Mode Voltage With Reduced Commutations
    Gutierrez, Bryan
    Baek, Seunghoon
    Lai, Jih-Sheng
    IEEE OPEN JOURNAL OF THE INDUSTRIAL ELECTRONICS SOCIETY, 2022, 3 : 615 - 627