Model reduction of parasitic coupling networks of mixed-signal VLSI circuits

被引:0
|
作者
Ludwig, Stefan [1 ,2 ]
Mathis, Wolfgang [1 ,3 ]
机构
[1] Leibniz Univ Hannover, Inst Electromagnet Theory, Hannover, Germany
[2] Leibniz Univ Hannover, Electromagnet Theory Grp, Hannover, Germany
[3] Leibniz Univ Hannover, Electromagnet Theory Grp TET, Hannover, Germany
关键词
Modelling; Circuits; INTERCONNECT;
D O I
10.1108/03321641111133253
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Purpose - This paper aims to present a method for the efficient reduction of networks modelling parasitic couplings in very-large-scale integration (VLSI) circuits. Design/methodology/approach - The parasitic effects are modelled by large RLC networks and current sources for the digital switching currents. Based on the determined behaviour of the digital modules, an efficient description of these networks is proposed, which allows for a more efficient model reduction than standard methods. Findings - The proposed method enables a fast and efficient simulation of the parasitic effects. Additionally, an extension of the reduction method to elements, which incorporate some supply voltage dependence to model the internal currents more precisely than independent current sources is presented. Practical implications - The presented method can be applied to large electrical networks, used in the modelling of parasitic effects, for reducing their size. A reduced model is created which can be used in investigations with circuit simulators requiring a lowered computational effort. Originality/value - Contrary to existing methods, the presented method includes the knowledge of the behaviour of the sources in the model to enhance the model reduction process.
引用
收藏
页码:1363 / 1375
页数:13
相关论文
共 50 条
  • [31] A Yield Optimization Methodology for Mixed-Signal Circuits
    Papadopoulou, Aikaterini
    Nikolic, Borivoje
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [32] Integrated design and test of mixed-signal circuits
    Engin, Nur
    Kerkhoff, Hans G.
    Tangelder, Ronald J. W. T.
    Speek, Han
    Journal of Electronic Testing: Theory and Applications (JETTA), 1999, 14 (01): : 75 - 83
  • [33] Digital signature proposal for mixed-signal circuits
    Brosa, AM
    Figueras, J
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 1041 - 1050
  • [34] The Art of Certifying Analog/Mixed-Signal Circuits
    Li, Peng
    IEEE DESIGN & TEST, 2015, 32 (01) : 79 - 80
  • [35] Parallel loopback test of mixed-signal circuits
    Park, Joonsung
    Shin, Hongjoong
    Abraham, Jacob A.
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 309 - +
  • [36] Approximate property checking of mixed-signal circuits
    Mukherjee, Parijat
    Amin, Chirayu S.
    Li, Peng
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [37] Integrated Design and Test of Mixed-Signal Circuits
    Nur Engin
    Hans G. Kerkhoff
    Ronald J.W.T. Tangelder
    Han Speek
    Journal of Electronic Testing, 1999, 14 : 75 - 83
  • [38] SPICE PACKAGE SIMULATES MIXED-SIGNAL CIRCUITS
    CONRAD, A
    MICROWAVES & RF, 1993, 32 (06) : 143 - 143
  • [39] Digital signature proposal for mixed-signal circuits
    Brosa, AM
    Figueras, J
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (05): : 385 - 393
  • [40] Design for test of mixed-signal integrated circuits
    Kac, Uros
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2006, 36 (02): : 71 - 78