Hardware Efficient AES for Image Processing with High Throughput

被引:0
|
作者
Delakoti, Neha [1 ]
Gaur, Nidhi [1 ]
Mehra, Anu [1 ]
机构
[1] Amity Univ, ASET, Dept ECE, Noida, India
关键词
AES; attacking; encryption; decryption;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Nowdays, image processing is applied to send an enhanced image in all applications including forensics, robotics, military communications. However, these applications have a additional overhead of image security. AES is one of the high speed technique which is used widely against various attacking techniques inspite of its high computational complexity. In this paper we propose the novel implementation of AES(Advance encryption standard) algorithm with reduced coding complexity and enhanced throughput by parallel processing of the key expansion technique. In addition, proposed approach also reduces the hardware required for implementation of AES. Algorithm is implemented on Xilinx virtex-6 using Questasim 10.0 b and further the encryption and decryption of image is simulated in MATLAB 2011a.
引用
收藏
页码:932 / 935
页数:4
相关论文
共 50 条
  • [21] High Throughput/Gate FN-based Hardware Architectures for AES-OTR
    Ueno, Rei
    Homma, Naofumi
    Iida, Tomonori
    Minematsu, Kazuhiko
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [22] High Throughput Hardware Acceleration for Image Generation using HLS
    Prasad, A. Bhanu
    Varghese, Kuruvilla
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 309 - 313
  • [23] Hardware Implementation of High-Throughput S-Box in AES for Information Security
    Lin, Shih-Hsiang
    Lee, Jun-Yi
    Chuang, Chia-Chou
    Lee, Narn-Yih
    Chen, Pei-Yin
    Chin, Wen-Long
    IEEE ACCESS, 2023, 11 : 59049 - 59058
  • [24] A hardware accelerated system for high throughput cellular image analysis
    Lee, Dajung
    Mehta, Nirja
    Shearer, Alexandria
    Kastner, Ryan
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2018, 113 : 167 - 178
  • [25] High Throughput and Hardware Efficient FFT Architecture for LTE Application
    Chen, Jienan
    Hu, Jianhao
    Li, Shuyang
    2012 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2012,
  • [26] High Throughput AES Encryption/Decryption with Efficient Reordering and Merging Techniques
    Li, Lijuan
    Li, Shuguo
    2017 27TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2017,
  • [27] Efficient and high-throughput implementations of AES-GCM on FPGAs
    Zhou, Gang
    Michalik, Harald
    Hinsenkamp, Laszlo
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 185 - +
  • [28] A highly efficient FPGA implementation of AES for high throughput IoT applications
    Dhanda, Sumit Singh
    Singh, Brahmjit
    Jindal, Poonam
    Panwar, Deepak
    JOURNAL OF DISCRETE MATHEMATICAL SCIENCES & CRYPTOGRAPHY, 2022, 25 (07): : 2029 - 2038
  • [29] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Chandaka, Shravani
    Narayanam, Balaji
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (02): : 217 - 230
  • [30] Hardware Efficient Approximate Multiplier Architecture for Image Processing Applications
    Shravani Chandaka
    Balaji Narayanam
    Journal of Electronic Testing, 2022, 38 : 217 - 230