Hardware Efficient AES for Image Processing with High Throughput

被引:0
|
作者
Delakoti, Neha [1 ]
Gaur, Nidhi [1 ]
Mehra, Anu [1 ]
机构
[1] Amity Univ, ASET, Dept ECE, Noida, India
关键词
AES; attacking; encryption; decryption;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Nowdays, image processing is applied to send an enhanced image in all applications including forensics, robotics, military communications. However, these applications have a additional overhead of image security. AES is one of the high speed technique which is used widely against various attacking techniques inspite of its high computational complexity. In this paper we propose the novel implementation of AES(Advance encryption standard) algorithm with reduced coding complexity and enhanced throughput by parallel processing of the key expansion technique. In addition, proposed approach also reduces the hardware required for implementation of AES. Algorithm is implemented on Xilinx virtex-6 using Questasim 10.0 b and further the encryption and decryption of image is simulated in MATLAB 2011a.
引用
收藏
页码:932 / 935
页数:4
相关论文
共 50 条
  • [31] An Efficient Hardware Architecture for Block Based Image Processing Algorithms
    Kryjak, Tomasz
    Gorgon, Marek
    Komorkiewicz, Mateusz
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 54 - 65
  • [32] Efficient and High-Performance Parallel Hardware Architectures for the AES-GCM
    Mozaffari-Kermani, Mehran
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (08) : 1165 - 1178
  • [33] An Efficient Hardware Design for Combined AES and AEGIS
    Sardar, Amit
    Das, Bijoy
    Chowdhury, Dipanwita Roy
    2019 EIGHTH INTERNATIONAL CONFERENCE ON EMERGING SECURITY TECHNOLOGIES (EST), 2019,
  • [34] AES Hardware Accelerator on FPGA with Improved Throughput and Resource Efficiency
    Manjith, Baby Chellam
    Ramasubramanian, Natarajan
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (12) : 6873 - 6890
  • [35] AES Hardware Accelerator on FPGA with Improved Throughput and Resource Efficiency
    Manjith Baby Chellam
    Ramasubramanian Natarajan
    Arabian Journal for Science and Engineering, 2018, 43 : 6873 - 6890
  • [36] High throughput nematode counting with automated image processing
    Bo H. Holladay
    Denis S. Willett
    Lukasz L. Stelinski
    BioControl, 2016, 61 : 177 - 183
  • [37] High throughput nematode counting with automated image processing
    Holladay, Bo H.
    Willett, Denis S.
    Stelinski, Lukasz L.
    BIOCONTROL, 2016, 61 (02) : 177 - 183
  • [38] Iterative and Fully Pipelined High Throughput Efficient Architectures of AES in FPGA and ASIC
    Sharma, Vijay K.
    Kumar, Saurabh
    Mahapatra, K. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)
  • [39] An Efficient High Throughput FPGA Implementation of AES for Multi-Gigabit Protocols
    Hussain, Ulfat
    Jamal, Habibullah
    10TH INTERNATIONAL CONFERENCE ON FRONTIERS OF INFORMATION TECHNOLOGY (FIT 2012), 2012, : 215 - 218
  • [40] An Area-Efficient and High Throughput Hardware Implementation of Exponent Function
    Hussain, Muhammad Awais
    Lin, Shung-Wei
    Tsai, Tsung-Han
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3369 - 3372