A 128-Channel High Performance Time-to-Digital Converter Implemented in an UltraScale FPGA

被引:0
|
作者
Kuang, Jie [1 ]
Wang, Yonggang [1 ]
Liu, Chong [1 ]
机构
[1] Univ Sci & Technol China, Modern Phys Dept, Hefei, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 128-channel time-to-digital converter (TDC) with decimation TDC architecture was implemented in a Xilinx UltraScale field programmable gate array (FPGA) and the performance of 16 TDC channels was evaluated. The TDC RMS time precisions were measured in the range of 4.7 5.6 ps, and TDC measurement throughput reaches 350 M events/second. The test results show that the decimation method, which we proposed in our previous work, can balance well TDC time precision and FPGA resource consumption, so that integrating a very high channel count TDC system into an FPGA with high performance is very practicable. FPGA based TDC has bright future in applications of particle physics experiments and nuclear medicine imaging.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] 128-Channel High-Linearity Resolution-Adjustable Time-to-Digital Converters for LiDAR Applications: Software Predictions and Hardware Implementations
    Xie, Wujun
    Wang, Yu
    Chen, Haochang
    Li, David Day-Uei
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (04) : 4264 - 4274
  • [32] An FPGA based 33-channel, 72 ps LSB time-to-digital converter
    Prasad, K. Hari
    Chandratre, V. B.
    Sukhwani, Menka
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2022, 1027
  • [33] A 3.9 ps Time-Interval RMS Precision Time-to-Digital Converter Using a Dual-Sampling Method in an UltraScale FPGA
    Wang, Yonggang
    Liu, Chong
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2617 - 2621
  • [34] A Combination of Multiple Channels of FPGA Based Time-to-Digital Converter for High Time Precision
    Cao, Qiang
    Wang, Yonggang
    Liu, Chong
    2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD), 2016,
  • [35] Multi-Channel Time-to-Digital Converter for MTCA.4 Standard in FPGA
    Lusardi, N.
    Garzetti, F.
    Geraci, A.
    Marjanovic, J.
    Gustin, M.
    2017 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2017,
  • [36] A High-Resolution Time-to-Digital Converter on FPGA Using Dynamic Reconfiguration
    Daigneault, Marc-Andre
    David, Jean Pierre
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (06) : 2070 - 2079
  • [37] A Fast High-Resolution Time-to-Digital Converter Implemented in a Zynq 7010 SoC
    Adamic, Michel
    Trost, Andrej
    2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, : 29 - 34
  • [38] A High-Resolution (< 10 ps RMS) 48-Channel Time-to-Digital Converter (TDC) Implemented in a Field Programmable Gate Array (FPGA)
    Bayer, Eugen
    Traxler, Michael
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) : 1547 - 1552
  • [39] High-Resolution Digital-to-Time Converter Implemented in an FPGA Chip
    Wang, Hai
    Zhang, Min
    Liu, Yan
    APPLIED SCIENCES-BASEL, 2017, 7 (01):
  • [40] A 256-channel Multi-phase Clock Sampling-Based Time-to-Digital Converter Implemented in a Kintex-7 FPGA
    Wang, Yonggang
    Kuang, Peng
    Liu, Chong
    2016 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, 2016, : 429 - 433