A 128-Channel High Performance Time-to-Digital Converter Implemented in an UltraScale FPGA

被引:0
|
作者
Kuang, Jie [1 ]
Wang, Yonggang [1 ]
Liu, Chong [1 ]
机构
[1] Univ Sci & Technol China, Modern Phys Dept, Hefei, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 128-channel time-to-digital converter (TDC) with decimation TDC architecture was implemented in a Xilinx UltraScale field programmable gate array (FPGA) and the performance of 16 TDC channels was evaluated. The TDC RMS time precisions were measured in the range of 4.7 5.6 ps, and TDC measurement throughput reaches 350 M events/second. The test results show that the decimation method, which we proposed in our previous work, can balance well TDC time precision and FPGA resource consumption, so that integrating a very high channel count TDC system into an FPGA with high performance is very practicable. FPGA based TDC has bright future in applications of particle physics experiments and nuclear medicine imaging.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A 20-ps Temperature Compensated Time-to-Digital Converter (TDC) Implemented in FPGA
    Pan, Weibin
    Gong, Guanghua
    Li, Hongming
    Li, Jianmin
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [22] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
  • [23] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [24] A Multihit Time-to-Digital Converter Architecture on FPGA
    Amiri, Amir Mohammad
    Boukadoum, Mounir
    Khouas, Abdelhakim
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (03) : 530 - 540
  • [25] High-resolution and multi-channel time interval counter using time-to-digital converter and FPGA
    Zhang, Huijun
    Li, Xiaohui
    Bian, Yujing
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 1324 - 1326
  • [26] A 4.2 ps Time-Interval RMS Resolution Time-to-Digital Converter Using a Bin Decimation Method in an UltraScale FPGA
    Wang, Yonggang
    Liu, Chong
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2632 - 2638
  • [27] High-resolution multichannel Time-to-Digital Converter core implemented in FPGA for ToF measurements in SiPM-PET
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martos, J.
    Soret, J.
    Gonzalez, A. J.
    Conde, P.
    Hernandez, L.
    Sanchez, F.
    Benlloch, J. M.
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [28] A 128-CHANNEL HIGH PRECISION TIME MEASUREMENT MODULE
    Kang, Longfei
    Zhao, Lei
    Zhou, Jiawen
    Liu, Shubin
    An, Qi
    METROLOGY AND MEASUREMENT SYSTEMS, 2013, 20 (02) : 275 - 286
  • [29] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    SENSORS, 2022, 22 (06)
  • [30] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,