Series Resistance Reduction in Stacked Nanowire FETs for 7-nm CMOS Technology

被引:25
|
作者
Bansal, Anil Kumar [1 ]
Jain, Ishita [1 ]
Hook, Terence B. [2 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, IEC Grp, New Delhi 110016, India
[2] IBM Res, Albany, NY 12203 USA
来源
关键词
Nanowire; FinFET; CMOS; series resistance; TCAD; PERFORMANCE; GATE;
D O I
10.1109/JEDS.2016.2592183
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked nanowire field effect transistors currently dominate the race to become mainstream devices for 7-nm CMOS technology node. However, these devices are likely to suffer from the issue of nanowire stack position dependent drain current. In this paper, we show that the nanowire located at the bottom of the stack is farthest away from the source/drain silicide contacts and suffers from higher series resistance as compared to the nanowires that are higher up in the stack. It is found that upscaling the diameter of lower nanowires with respect to the upper nanowires improved uniformity of the current in each nanowire, but with the drawback of threshold voltage reduction. We propose to increase source/drain trench silicide depth as a more promising solution to this problem over the nanowire diameter scaling, without compromising on power or performance of these devices.
引用
收藏
页码:266 / 272
页数:7
相关论文
共 50 条
  • [1] Nanowire FET Design for 7-nm SOI-CMOS Technology
    Jain, Ishita
    Bansal, Anil K.
    Dixit, Abhisek
    Hook, Terence B.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [2] Performance and Variations Induced by Single Interface Trap of Nanowire FETs at 7-nm Node
    Yoon, Jun-Sik
    Kim, Kihyun
    Rim, Taiuk
    Baek, Chang-Ki
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) : 339 - 345
  • [3] Design of Time-Encoded Spiking Neural Networks in 7-nm CMOS Technology
    Widmer, Sandro
    Kossel, Marcel
    Cherubini, Giovanni
    Wozniak, Stanislaw
    Francese, Pier Andrea
    Stanojevic, Ana
    Brandli, Matthias
    Frick, Klaus
    Pantazi, Angeliki
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (09) : 3639 - 3643
  • [4] A snapshot review on metal–semiconductor contact exploration for 7-nm CMOS technology and beyond
    Hao Yu
    Marc Schaekers
    Jean-Luc Everaert
    Naoto Horiguchi
    Kristin De Meyer
    Nadine Collaert
    MRS Advances, 2022, 7 : 1369 - 1379
  • [5] Limitations on Lateral Nanowire Scaling Beyond 7-nm Node
    Das, Uttam Kumar
    Garcia Bardon, M.
    Jang, D.
    Eneman, G.
    Schuddinck, P.
    Yakimets, D.
    Raghavan, P.
    Groeseneken, Guido
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (01) : 9 - 11
  • [6] A snapshot review on metal-semiconductor contact exploration for 7-nm CMOS technology and beyond
    Yu, Hao
    Schaekers, Marc
    Everaert, Jean-Luc
    Horiguchi, Naoto
    De Meyer, Kristin
    Collaert, Nadine
    MRS ADVANCES, 2022, 7 (36) : 1369 - 1379
  • [7] Statistical Variability Analysis in Vertically Stacked Gate All Around FETs at 7 nm Technology
    Zhuo, Yue
    Li, Xiang-Long
    Sun, Ya-Bin
    Li, Xiao-Jin
    Shi, Yan-Ling
    Chen, Shou-Mian
    Hu, Shao-Jian
    Guo, Ao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 159 - 161
  • [8] Ge CMOS gate stack and contact development for Vertically Stacked Lateral Nanowire FETs
    van Dal, M. J. H.
    Vellianitis, G.
    Doornbos, G.
    Duriez, B.
    Holland, M. C.
    Vasen, T.
    Afzalian, A.
    Chen, E.
    Su, S. K.
    Chen, T. K.
    Shen, T. M.
    Wu, Z. Q.
    Diaz, C. H.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [9] Enhanced Reliability of 7-nm Process Technology Featuring EUV
    Choi, Kihyun
    Sagong, Hyun Chul
    Kang, Wonchang
    Kim, Hyunjin
    Hai, Jiang
    Lee, Miji
    Kim, Bomi
    Lee, Mi-ji
    Lee, Soonyoung
    Shim, Hyewon
    Park, Junekyun
    Cho, Youngwoo
    Rhee, Hwasung
    Pae, Sangwoo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (12) : 5399 - 5403
  • [10] Analog/Mixed-Signal Design Challenges in 7-nm CMOS and Beyond
    Loke, Alvin L. S.
    Yang, Da
    Wee, Tin Tin
    Holland, Jonathan L.
    Isakanian, Patrick
    Rim, Kern
    Yang, Sam
    Schneider, Jacob S.
    Nallapati, Giri
    Dundigal, Sreeker
    Lakdawala, Hasnain
    Amelifard, Behnam
    Lee, Chulkyu
    McGovern, Betty
    Holdaway, Paul S.
    Kong, Xiaohua
    Leary, Burton M.
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,