Efficient Layout Design of Junctionless Transistor Based 6-T SRAM Cell Using SOI Technology

被引:4
|
作者
Mishra, Vimal Kumar [1 ]
Chauhan, R. K. [2 ]
机构
[1] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida 201301, Uttar Pradesh, India
[2] Madan Mohan Malaviya Univ Technol, Gorakhpur 273010, Uttar Pradesh, India
关键词
MOSFET; BULK;
D O I
10.1149/2.0061809jss
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work novel 6-T SRAM layout has been proposed using Junctionless SOI MOS transistor. The key idea of the proposed structure is to reduce the area consumed by the device with an aim to improve its performance. The junctionless SOI n- and p-MOS transistor exhibits lower off-state current and higher I-on to I-off ratio when compared to double gate junctionless transistor available in the literature. In the proposed 6-T SRAM cell layout formation, an arrangement of latch circuit was done and later on two n-transistors back-to-back were cascaded to form a compact SRAM layout configuration. Thus, the proposed structure utilizes nearly half the area of conventional junctionless 6-T SRAM layout. The proposed design also shows improvement in delay time in read/write operations. The proposed structures were designed and simulated using Sentaurus and Cogenda device simulator. (C) 2018 The Electrochemical Society.
引用
收藏
页码:P456 / P461
页数:6
相关论文
共 50 条
  • [1] Design of 6T SRAM Cell Using Optimized 20 nm SOI Junctionless Transistor
    Noor, Muhammad Faris Md
    Alias, Nurul Ezaila
    Hamzah, Afiq
    Johari, Zaharah
    Peng, Michael Tan Loong
    [J]. PROCEEDINGS OF THE 2019 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2019, : 141 - 144
  • [2] T-CAD Design Simulation and Comparative Performance Analysis of 6-T SRAM Cell with Nanoscale SOI and MOS Technology
    Deepika, P.
    Subhasri, E.
    Deb, Sanjoy
    [J]. PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 21 - 23
  • [3] Design and Analysis of IGZO Based Junctionless Thin Film Transistor Using SOI Technology
    Rahul Prakash Singh
    Mamta Khosla
    Indu Saini
    Naveen Kumar
    [J]. Silicon, 2021, 13 : 2309 - 2318
  • [4] Design and Analysis of IGZO Based Junctionless Thin Film Transistor Using SOI Technology
    Singh, Rahul Prakash
    Khosla, Mamta
    Saini, Indu
    Kumar, Naveen
    [J]. SILICON, 2021, 13 (07) : 2309 - 2318
  • [5] Lithography Induced Layout Variations in 6-T SRAM Cells
    Kampen, C.
    Evanschitzky, P.
    Burenkov, A.
    Lorenz, J.
    [J]. SISPAD 2010 - 15TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2010, : 149 - 152
  • [6] Analysis of Power Efficient 6-T SRAM Cell with Performance Measurements
    Raghav, Neha
    Bansal, Malti
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN CONTROL, COMMUNICATION AND INFORMATION SYSTEMS (ICICCI-2017), 2017, : 509 - 512
  • [7] CMOS 6-T SRAM cell design subject to ''atomistic" fluctuations
    Cheng, B.
    Roy, S.
    Asenov, A.
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (04) : 565 - 571
  • [8] Junctionless 6T SRAM cell
    Kranti, A.
    Lee, C. -W.
    Ferain, I.
    Yan, R.
    Akhavan, N.
    Razavi, P.
    Yu, R.
    Armstrong, G. A.
    Colinge, J. -P.
    [J]. ELECTRONICS LETTERS, 2010, 46 (22) : 1491 - 1492
  • [9] Investigation of Stack as a Low Power Design Technique for 6-T SRAM Cell
    Rathod, S. S.
    Dasgupta, S.
    Saxena, A. K.
    [J]. 2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 408 - 412
  • [10] An Area Efficient Low-Voltage 6-T SRAM Cell Using Stacked Silicon Nanowires
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    Gupta, Sumeet Kumar
    [J]. 2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 117 - 120