共 50 条
- [46] A New 6-Transistor SRAM Cell for Low Power Cache Design [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1483 - 1485
- [47] Design Optimization for Process-Variation-Tolerant 22-nm FinFET-Based 6-T SRAM Cell with Worst-Case Sampling Method [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 541 - 543
- [48] Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2218 - 2222
- [49] Multiple-Cell-Upset Hardened 6T SRAM Using NMOS-Centered Layout [J]. 2013 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK2013), 2013,
- [50] LOCAL LAYOUT EFFECT IMPACT TO SINGLE DEVICE IN SRAM 6T CELL [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,