Efficient Layout Design of Junctionless Transistor Based 6-T SRAM Cell Using SOI Technology

被引:4
|
作者
Mishra, Vimal Kumar [1 ]
Chauhan, R. K. [2 ]
机构
[1] Jaypee Inst Informat Technol, Dept Elect & Commun Engn, Noida 201301, Uttar Pradesh, India
[2] Madan Mohan Malaviya Univ Technol, Gorakhpur 273010, Uttar Pradesh, India
关键词
MOSFET; BULK;
D O I
10.1149/2.0061809jss
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work novel 6-T SRAM layout has been proposed using Junctionless SOI MOS transistor. The key idea of the proposed structure is to reduce the area consumed by the device with an aim to improve its performance. The junctionless SOI n- and p-MOS transistor exhibits lower off-state current and higher I-on to I-off ratio when compared to double gate junctionless transistor available in the literature. In the proposed 6-T SRAM cell layout formation, an arrangement of latch circuit was done and later on two n-transistors back-to-back were cascaded to form a compact SRAM layout configuration. Thus, the proposed structure utilizes nearly half the area of conventional junctionless 6-T SRAM layout. The proposed design also shows improvement in delay time in read/write operations. The proposed structures were designed and simulated using Sentaurus and Cogenda device simulator. (C) 2018 The Electrochemical Society.
引用
收藏
页码:P456 / P461
页数:6
相关论文
共 50 条
  • [41] Design of Gate-All-Around Silicon MOSFETs for 6-T SRAM Area Efficiency and Yield
    Liao, Yi-Bo
    Chiang, Meng-Hsueh
    Damrongplasit, Nattapol
    Hsu, Wei-Chou
    Liu, Tsu-Jae King
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2371 - 2377
  • [42] DESIGN AND PERFORMANCE ANALYSIS OF FULL ADDER USING 6-T XOR-XNOR CELL
    Rao, K. Srinivasa
    Aditya, Marupaka
    Raja, B. S. D. Karthik
    Manisai, CH.
    Reddy, M. Tharun Sai
    Sravani, K. Girija
    [J]. FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 187 - 198
  • [43] Effect of underlap and its soft error performance in 30 nm Junctionless based 6T- SRAM cell
    Chitra, P.
    Ramakrishnan, V.N.
    [J]. Telkomnika (Telecommunication Computing Electronics and Control), 2015, 13 (02) : 451 - 459
  • [44] DRV Evaluation of 6T SRAM Cell Using Efficient Optimization Techniques
    Joshi, Vinod Kumar
    Nayak, Chetana
    [J]. ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2018, 2018
  • [45] Multiple-Cell-Upset Tolerant 6T SRAM Using NMOS-Centered Cell Layout
    Yoshimoto, Shusuke
    Okumura, Shunsuke
    Nii, Koji
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (07) : 1579 - 1585
  • [46] A New 6-Transistor SRAM Cell for Low Power Cache Design
    Wang, Yuan-Yuan
    Wang, Zi-Ou
    Zhang, Li-Jun
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1483 - 1485
  • [47] Design Optimization for Process-Variation-Tolerant 22-nm FinFET-Based 6-T SRAM Cell with Worst-Case Sampling Method
    Oh, Sangheon
    Shin, Changhwan
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 541 - 543
  • [48] Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology
    Kumar, A. S. V. S. V. Prabhu Deva
    Suman, B. Shaiwal
    Sarkar, C. Arup
    Kushwaha, D. Vivekanand
    [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2218 - 2222
  • [49] Multiple-Cell-Upset Hardened 6T SRAM Using NMOS-Centered Layout
    Yoshimoto, S.
    Nii, K.
    Kawaguchi, H.
    Yoshimoto, M.
    [J]. 2013 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK2013), 2013,
  • [50] LOCAL LAYOUT EFFECT IMPACT TO SINGLE DEVICE IN SRAM 6T CELL
    Zhang, Yijun
    Wang, Nan
    Li, Yu
    Wang, Yuan
    Li, Xiaohua
    Ma, Guiying
    Zhai, Yongcheng
    Ju, Jianhua
    [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,