A Transaction-Level Framework for Design-Space Exploration of Hardware-Enhanced Operating Systems

被引:0
|
作者
Gregorek, Daniel [1 ]
Garcia-Ortiz, Alberto [1 ]
机构
[1] Univ Bremen, ITEM, Integrated Digital Syst Grp, D-28359 Bremen, Germany
关键词
transaction-level; hardware operating system; trace-driven simulation; design space exploration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The increasing number of processing elements on embedded many-cores gives novel challenges for the chip design. Dedicated hardware has become an important feature to support the applied operating system and to improve the overall system efficiency. Since evaluation of novel architectures requires time expensive simulations or prototyping, transaction-level analysis gives an appropriate tool for early design stage evaluation. This work proposes a transaction-level framework for simulating hardware-enhanced many-core operating systems. The framework allows the design space exploration of the hardware and software architecture and uses a trace-based task description language including a customized interface for system calls.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] The Agamid design-space exploration framework Task-accurate simulation of hardware-enhanced run-time management for many-core
    Gregorek, Daniel
    Garcia-Ortiz, Alberto
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2018, 22 (04) : 293 - 314
  • [2] The Agamid design-space exploration frameworkTask-accurate simulation of hardware-enhanced run-time management for many-core
    Daniel Gregorek
    Alberto Garcia-Ortiz
    Design Automation for Embedded Systems, 2018, 22 : 293 - 314
  • [3] ReSP: A Nonintrusive Transaction-Level Reflective MPSoC Simulation Platform for Design Space Exploration
    Beltrame, Giovanni
    Fossati, Luca
    Sciuto, Donatella
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (12) : 1857 - 1869
  • [4] Transaction-level object-oriented framework for SOC design
    Luo, J
    Cao, Y
    Jiang, JL
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1343 - 1347
  • [5] ReSP: A non-intrusive Transaction-Level reflective MPSoC simulation platform for design space exploration
    Beltrame, Giovanni
    Bolchini, Cristiana
    Fossati, Luca
    Miele, Antonio
    Sciuto, Donatella
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 639 - +
  • [6] Hardware-accelerated design space exploration framework for communication systems
    Kock, Markus
    Hesselbarth, Sebastian
    Pfitzner, Martin
    Blume, Holger
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (03) : 557 - 571
  • [7] jTLM: an Experimentation Framework for the Simulation of Transaction-Level Models of Systems-on-Chip
    Funchalt, Giovanni
    Moyt, Matthieu
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1184 - 1187
  • [8] Transfer Learning for Design-Space Exploration with High-Level Synthesis
    Kwon, Jihye
    Carloni, Luca P.
    PROCEEDINGS OF THE 2020 ACM/IEEE 2ND WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD '20), 2020, : 163 - 168
  • [9] An RTL design-space exploration method for high-level applications
    Kao, PC
    Hsieh, CK
    Su, CF
    Wu, ACH
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (11): : 2648 - 2654
  • [10] An RTL design-space exploration method for high-level applications
    Kao, Peng-Cheng
    Hsieh, Chih-Kuang
    Su, Ching-Feng
    Wu, Allen C.-H.
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2001, E84-A (11) : 2648 - 2654