Design and Implementation of Hybrid Packet Scheduling Schemes with Network Processors

被引:0
|
作者
Comer, Douglas [1 ]
Martynov, Maxim [1 ]
机构
[1] Purdue Univ, Dept Comp Sci, W Lafayette, IN 47907 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of scheduling variable-size packets from large number of distinct traffic flows. Although the problem of fair packet scheduling in computer networks has received thorough theoretical consideration, practical high-speed packet switching systems remain elementary. The disparity arises because algorithms with theoretically favorable delay and fairness characteristics have unacceptably high computational cost. A variety of hybrid scheduling methods have been proposed as a compromise; this paper discusses the design and implementation of hybrid schedulers. We focus on algorithms suitable for high speed networks, and the study is experimental - the algorithms are implemented on network processor hardware, and actual packet data is used to assess performance.
引用
收藏
页码:778 / 783
页数:6
相关论文
共 50 条
  • [41] Design and implementation of efficient message scheduling for controller area network
    Zuberi, KM
    Shin, KG
    Shin, KG
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (02) : 182 - 188
  • [42] Implementation of gateway message scheduling method for CAN/CANFD hybrid network
    Cheng, AuYu
    Cheng, Peijie
    Li, Jie
    Cheng, Xiaoshan
    [J]. 2023 35TH CHINESE CONTROL AND DECISION CONFERENCE, CCDC, 2023, : 3730 - 3735
  • [43] Modelling hybrid packet network
    Gezalov, EB
    Mamedov, EN
    [J]. 2ND INTERNATIONAL CONFERENCE ON SATELLITE COMMUNICATIONS - PROCEEDINGS OF ICSC '96, VOLS 1-4, 1996, : 188 - 194
  • [44] Design and implementation of Java']Java processors
    Omondi, AR
    [J]. ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, 2003, 2823 : 86 - 96
  • [45] Hybrid Scheduling Algorithm for Packet Switch Architecture
    Yan, Fangfang
    Lee, Tony T.
    Ye, Tong
    Hu, Weisheng
    [J]. 2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 345 - +
  • [46] An Efficient Data Packet Scheduling Schemes in Wireless Sensor Networks
    Gomathi, R.
    Mahendran, N.
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 542 - 547
  • [47] An efficient packet scheduler for modern network processors: Guarantee load balancing and packet ordering
    Zhang, XiaoMing
    Sun, ZhiGang
    Zhang, MinXuan
    [J]. HPSR: 2006 WORKSHOP ON HIGH PERFORMANCE SWITCHING AND ROUTING, 2006, : 87 - +
  • [48] Implementation of scheduling schemes using a sequencer circuit
    Hashemi, MR
    LeonGarcia, A
    [J]. BROADBAND NETWORKING TECHNOLOGIES, 1997, 3233 : 308 - 317
  • [49] A hardware packet Re-Sequencer Unit for Network Processors
    Meitinger, Michael
    Ohlendorf, Rainer
    Wild, Thomas
    Herkersdorf, Andreas
    [J]. ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2008, PROCEEDINGS, 2008, 4934 : 85 - 97
  • [50] A programmable stream processing engine for packet manipulation in network processors
    Meitinger, Michael
    Ohlendorf, Rainer
    Wild, Thomas
    Herkersdorf, Andreas
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 259 - +